Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T8,T10 |
1 | 0 | Covered | T3,T8,T10 |
1 | 1 | Covered | T8,T10,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T8,T10 |
1 | 0 | Covered | T8,T10,T14 |
1 | 1 | Covered | T3,T8,T10 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2600148 |
4519 |
0 |
0 |
T3 |
2023 |
6 |
0 |
0 |
T4 |
1349 |
0 |
0 |
0 |
T5 |
3656 |
0 |
0 |
0 |
T6 |
1391 |
0 |
0 |
0 |
T7 |
1881 |
0 |
0 |
0 |
T8 |
2684 |
4 |
0 |
0 |
T9 |
1978 |
0 |
0 |
0 |
T10 |
1982 |
10 |
0 |
0 |
T14 |
3374 |
20 |
0 |
0 |
T15 |
3018 |
6 |
0 |
0 |
T16 |
0 |
14 |
0 |
0 |
T24 |
0 |
34 |
0 |
0 |
T27 |
0 |
10 |
0 |
0 |
T29 |
0 |
6 |
0 |
0 |
T41 |
0 |
38 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2600148 |
4653 |
0 |
0 |
T3 |
2023 |
8 |
0 |
0 |
T4 |
1349 |
0 |
0 |
0 |
T5 |
3656 |
0 |
0 |
0 |
T6 |
1391 |
0 |
0 |
0 |
T7 |
1881 |
0 |
0 |
0 |
T8 |
2684 |
4 |
0 |
0 |
T9 |
1978 |
0 |
0 |
0 |
T10 |
1982 |
10 |
0 |
0 |
T14 |
3374 |
20 |
0 |
0 |
T15 |
3018 |
6 |
0 |
0 |
T16 |
0 |
14 |
0 |
0 |
T24 |
0 |
34 |
0 |
0 |
T27 |
0 |
10 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T41 |
0 |
38 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T8,T10 |
1 | 0 | Covered | T3,T8,T10 |
1 | 1 | Covered | T8,T10,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T8,T10 |
1 | 0 | Covered | T8,T10,T14 |
1 | 1 | Covered | T3,T8,T10 |
Branch Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
304923 |
2263 |
0 |
0 |
T3 |
521 |
3 |
0 |
0 |
T4 |
328 |
0 |
0 |
0 |
T5 |
467 |
0 |
0 |
0 |
T6 |
346 |
0 |
0 |
0 |
T7 |
163 |
0 |
0 |
0 |
T8 |
227 |
2 |
0 |
0 |
T9 |
532 |
0 |
0 |
0 |
T10 |
461 |
5 |
0 |
0 |
T14 |
247 |
10 |
0 |
0 |
T15 |
404 |
3 |
0 |
0 |
T16 |
0 |
7 |
0 |
0 |
T24 |
0 |
17 |
0 |
0 |
T27 |
0 |
5 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T41 |
0 |
19 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2295225 |
2374 |
0 |
0 |
T3 |
1502 |
4 |
0 |
0 |
T4 |
1021 |
0 |
0 |
0 |
T5 |
3189 |
0 |
0 |
0 |
T6 |
1045 |
0 |
0 |
0 |
T7 |
1718 |
0 |
0 |
0 |
T8 |
2457 |
2 |
0 |
0 |
T9 |
1446 |
0 |
0 |
0 |
T10 |
1521 |
5 |
0 |
0 |
T14 |
3127 |
10 |
0 |
0 |
T15 |
2614 |
3 |
0 |
0 |
T16 |
0 |
7 |
0 |
0 |
T24 |
0 |
17 |
0 |
0 |
T27 |
0 |
5 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T41 |
0 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T8,T10 |
1 | 0 | Covered | T3,T8,T10 |
1 | 1 | Covered | T8,T10,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T8,T10 |
1 | 0 | Covered | T8,T10,T14 |
1 | 1 | Covered | T3,T8,T10 |
Branch Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2295225 |
2256 |
0 |
0 |
T3 |
1502 |
3 |
0 |
0 |
T4 |
1021 |
0 |
0 |
0 |
T5 |
3189 |
0 |
0 |
0 |
T6 |
1045 |
0 |
0 |
0 |
T7 |
1718 |
0 |
0 |
0 |
T8 |
2457 |
2 |
0 |
0 |
T9 |
1446 |
0 |
0 |
0 |
T10 |
1521 |
5 |
0 |
0 |
T14 |
3127 |
10 |
0 |
0 |
T15 |
2614 |
3 |
0 |
0 |
T16 |
0 |
7 |
0 |
0 |
T24 |
0 |
17 |
0 |
0 |
T27 |
0 |
5 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T41 |
0 |
19 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
304923 |
2279 |
0 |
0 |
T3 |
521 |
4 |
0 |
0 |
T4 |
328 |
0 |
0 |
0 |
T5 |
467 |
0 |
0 |
0 |
T6 |
346 |
0 |
0 |
0 |
T7 |
163 |
0 |
0 |
0 |
T8 |
227 |
2 |
0 |
0 |
T9 |
532 |
0 |
0 |
0 |
T10 |
461 |
5 |
0 |
0 |
T14 |
247 |
10 |
0 |
0 |
T15 |
404 |
3 |
0 |
0 |
T16 |
0 |
7 |
0 |
0 |
T24 |
0 |
17 |
0 |
0 |
T27 |
0 |
5 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T41 |
0 |
19 |
0 |
0 |