Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4481 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
38 |
1 |
|
|
T2 |
1 |
|
T82 |
1 |
|
T44 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4448 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
71 |
1 |
|
|
T2 |
1 |
|
T11 |
1 |
|
T12 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3603 |
1 |
|
|
T1 |
5 |
|
T2 |
1 |
|
T3 |
5 |
auto[1] |
916 |
1 |
|
|
T2 |
2 |
|
T5 |
8 |
|
T16 |
4 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3922 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
597 |
1 |
|
|
T2 |
1 |
|
T11 |
1 |
|
T12 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
3 |
5 |
62.50 |
3 |
Automatically Generated Cross Bins |
8 |
3 |
5 |
62.50 |
3 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
[auto[0]] |
* |
[auto[0]] |
-- |
-- |
2 |
|
Uncovered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
[auto[1]] |
[auto[0]] |
[auto[0]] |
0 |
1 |
1 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3321 |
1 |
|
|
T1 |
5 |
|
T2 |
1 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
282 |
1 |
|
|
T13 |
7 |
|
T14 |
6 |
|
T15 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
601 |
1 |
|
|
T2 |
1 |
|
T5 |
8 |
|
T16 |
4 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
244 |
1 |
|
|
T13 |
7 |
|
T14 |
2 |
|
T15 |
2 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
38 |
1 |
|
|
T2 |
1 |
|
T82 |
1 |
|
T44 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4482 |
1 |
|
|
T1 |
5 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
37 |
1 |
|
|
T11 |
1 |
|
T67 |
1 |
|
T83 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4448 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
71 |
1 |
|
|
T2 |
1 |
|
T11 |
1 |
|
T12 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3603 |
1 |
|
|
T1 |
5 |
|
T2 |
1 |
|
T3 |
5 |
auto[1] |
916 |
1 |
|
|
T2 |
2 |
|
T5 |
8 |
|
T16 |
4 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3922 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
597 |
1 |
|
|
T2 |
1 |
|
T11 |
1 |
|
T12 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3321 |
1 |
|
|
T1 |
5 |
|
T2 |
1 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
281 |
1 |
|
|
T13 |
7 |
|
T14 |
6 |
|
T15 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
601 |
1 |
|
|
T2 |
1 |
|
T5 |
8 |
|
T16 |
4 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
244 |
1 |
|
|
T13 |
7 |
|
T14 |
2 |
|
T15 |
2 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
1 |
1 |
|
|
T54 |
1 |
|
- |
- |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
36 |
1 |
|
|
T11 |
1 |
|
T67 |
1 |
|
T83 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4484 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
35 |
1 |
|
|
T2 |
1 |
|
T11 |
1 |
|
T12 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4448 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
71 |
1 |
|
|
T2 |
1 |
|
T11 |
1 |
|
T12 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3603 |
1 |
|
|
T1 |
5 |
|
T2 |
1 |
|
T3 |
5 |
auto[1] |
916 |
1 |
|
|
T2 |
2 |
|
T5 |
8 |
|
T16 |
4 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3922 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
597 |
1 |
|
|
T2 |
1 |
|
T11 |
1 |
|
T12 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3321 |
1 |
|
|
T1 |
5 |
|
T2 |
1 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
281 |
1 |
|
|
T13 |
7 |
|
T14 |
6 |
|
T15 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
601 |
1 |
|
|
T2 |
1 |
|
T5 |
8 |
|
T16 |
4 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
244 |
1 |
|
|
T13 |
7 |
|
T14 |
2 |
|
T15 |
2 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
1 |
1 |
|
|
T52 |
1 |
|
- |
- |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
34 |
1 |
|
|
T2 |
1 |
|
T11 |
1 |
|
T12 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4492 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
27 |
1 |
|
|
T2 |
1 |
|
T11 |
1 |
|
T82 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4448 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
71 |
1 |
|
|
T2 |
1 |
|
T11 |
1 |
|
T12 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3603 |
1 |
|
|
T1 |
5 |
|
T2 |
1 |
|
T3 |
5 |
auto[1] |
916 |
1 |
|
|
T2 |
2 |
|
T5 |
8 |
|
T16 |
4 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3922 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
597 |
1 |
|
|
T2 |
1 |
|
T11 |
1 |
|
T12 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3321 |
1 |
|
|
T1 |
5 |
|
T2 |
1 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
281 |
1 |
|
|
T13 |
7 |
|
T14 |
6 |
|
T15 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
601 |
1 |
|
|
T2 |
1 |
|
T5 |
8 |
|
T16 |
4 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
244 |
1 |
|
|
T13 |
7 |
|
T14 |
2 |
|
T15 |
2 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
1 |
1 |
|
|
T140 |
1 |
|
- |
- |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
26 |
1 |
|
|
T2 |
1 |
|
T11 |
1 |
|
T82 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4486 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
33 |
1 |
|
|
T2 |
1 |
|
T67 |
1 |
|
T82 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4448 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
71 |
1 |
|
|
T2 |
1 |
|
T11 |
1 |
|
T12 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3603 |
1 |
|
|
T1 |
5 |
|
T2 |
1 |
|
T3 |
5 |
auto[1] |
916 |
1 |
|
|
T2 |
2 |
|
T5 |
8 |
|
T16 |
4 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3922 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
597 |
1 |
|
|
T2 |
1 |
|
T11 |
1 |
|
T12 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3321 |
1 |
|
|
T1 |
5 |
|
T2 |
1 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
280 |
1 |
|
|
T13 |
7 |
|
T14 |
6 |
|
T15 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
601 |
1 |
|
|
T2 |
1 |
|
T5 |
8 |
|
T16 |
4 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
244 |
1 |
|
|
T13 |
7 |
|
T14 |
2 |
|
T15 |
2 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
2 |
1 |
|
|
T52 |
1 |
|
T141 |
1 |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
31 |
1 |
|
|
T2 |
1 |
|
T67 |
1 |
|
T82 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4482 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
37 |
1 |
|
|
T2 |
1 |
|
T44 |
2 |
|
T142 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4448 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
71 |
1 |
|
|
T2 |
1 |
|
T11 |
1 |
|
T12 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3603 |
1 |
|
|
T1 |
5 |
|
T2 |
1 |
|
T3 |
5 |
auto[1] |
916 |
1 |
|
|
T2 |
2 |
|
T5 |
8 |
|
T16 |
4 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3922 |
1 |
|
|
T1 |
5 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
597 |
1 |
|
|
T2 |
1 |
|
T11 |
1 |
|
T12 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3321 |
1 |
|
|
T1 |
5 |
|
T2 |
1 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
279 |
1 |
|
|
T13 |
7 |
|
T14 |
6 |
|
T15 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
601 |
1 |
|
|
T2 |
1 |
|
T5 |
8 |
|
T16 |
4 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
244 |
1 |
|
|
T13 |
7 |
|
T14 |
2 |
|
T15 |
2 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
3 |
1 |
|
|
T52 |
1 |
|
T54 |
1 |
|
T140 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
34 |
1 |
|
|
T2 |
1 |
|
T44 |
2 |
|
T142 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |