Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T6,T10 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2206825 |
149 |
0 |
0 |
| T1 |
1484 |
3 |
0 |
0 |
| T2 |
2109 |
1 |
0 |
0 |
| T3 |
2721 |
0 |
0 |
0 |
| T4 |
14935 |
0 |
0 |
0 |
| T5 |
3862 |
0 |
0 |
0 |
| T6 |
1829 |
1 |
0 |
0 |
| T7 |
2909 |
0 |
0 |
0 |
| T8 |
15499 |
0 |
0 |
0 |
| T9 |
851 |
0 |
0 |
0 |
| T10 |
2229 |
4 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T51 |
0 |
3 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T82 |
0 |
1 |
0 |
0 |
| T83 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2206825 |
14565 |
0 |
0 |
| T1 |
1484 |
260 |
0 |
0 |
| T2 |
2109 |
12 |
0 |
0 |
| T3 |
2721 |
0 |
0 |
0 |
| T4 |
14935 |
0 |
0 |
0 |
| T5 |
3862 |
0 |
0 |
0 |
| T6 |
1829 |
108 |
0 |
0 |
| T7 |
2909 |
0 |
0 |
0 |
| T8 |
15499 |
0 |
0 |
0 |
| T9 |
851 |
0 |
0 |
0 |
| T10 |
2229 |
484 |
0 |
0 |
| T11 |
0 |
10 |
0 |
0 |
| T12 |
0 |
11 |
0 |
0 |
| T51 |
0 |
654 |
0 |
0 |
| T67 |
0 |
14 |
0 |
0 |
| T82 |
0 |
12 |
0 |
0 |
| T83 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2206825 |
134052 |
0 |
0 |
| T1 |
1484 |
175 |
0 |
0 |
| T2 |
2109 |
1278 |
0 |
0 |
| T3 |
2721 |
0 |
0 |
0 |
| T4 |
14935 |
0 |
0 |
0 |
| T5 |
3862 |
0 |
0 |
0 |
| T6 |
1829 |
93 |
0 |
0 |
| T7 |
2909 |
0 |
0 |
0 |
| T8 |
15499 |
0 |
0 |
0 |
| T9 |
851 |
0 |
0 |
0 |
| T10 |
2229 |
1141 |
0 |
0 |
| T11 |
0 |
1074 |
0 |
0 |
| T12 |
0 |
1391 |
0 |
0 |
| T13 |
0 |
920 |
0 |
0 |
| T51 |
0 |
373 |
0 |
0 |
| T67 |
0 |
739 |
0 |
0 |
| T82 |
0 |
1614 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2206825 |
14565 |
0 |
0 |
| T1 |
1484 |
260 |
0 |
0 |
| T2 |
2109 |
12 |
0 |
0 |
| T3 |
2721 |
0 |
0 |
0 |
| T4 |
14935 |
0 |
0 |
0 |
| T5 |
3862 |
0 |
0 |
0 |
| T6 |
1829 |
108 |
0 |
0 |
| T7 |
2909 |
0 |
0 |
0 |
| T8 |
15499 |
0 |
0 |
0 |
| T9 |
851 |
0 |
0 |
0 |
| T10 |
2229 |
484 |
0 |
0 |
| T11 |
0 |
10 |
0 |
0 |
| T12 |
0 |
11 |
0 |
0 |
| T51 |
0 |
654 |
0 |
0 |
| T67 |
0 |
14 |
0 |
0 |
| T82 |
0 |
12 |
0 |
0 |
| T83 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2206825 |
149 |
0 |
0 |
| T1 |
1484 |
3 |
0 |
0 |
| T2 |
2109 |
1 |
0 |
0 |
| T3 |
2721 |
0 |
0 |
0 |
| T4 |
14935 |
0 |
0 |
0 |
| T5 |
3862 |
0 |
0 |
0 |
| T6 |
1829 |
1 |
0 |
0 |
| T7 |
2909 |
0 |
0 |
0 |
| T8 |
15499 |
0 |
0 |
0 |
| T9 |
851 |
0 |
0 |
0 |
| T10 |
2229 |
4 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T51 |
0 |
3 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T82 |
0 |
1 |
0 |
0 |
| T83 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2206825 |
14565 |
0 |
0 |
| T1 |
1484 |
260 |
0 |
0 |
| T2 |
2109 |
12 |
0 |
0 |
| T3 |
2721 |
0 |
0 |
0 |
| T4 |
14935 |
0 |
0 |
0 |
| T5 |
3862 |
0 |
0 |
0 |
| T6 |
1829 |
108 |
0 |
0 |
| T7 |
2909 |
0 |
0 |
0 |
| T8 |
15499 |
0 |
0 |
0 |
| T9 |
851 |
0 |
0 |
0 |
| T10 |
2229 |
484 |
0 |
0 |
| T11 |
0 |
10 |
0 |
0 |
| T12 |
0 |
11 |
0 |
0 |
| T51 |
0 |
654 |
0 |
0 |
| T67 |
0 |
14 |
0 |
0 |
| T82 |
0 |
12 |
0 |
0 |
| T83 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2206825 |
134052 |
0 |
0 |
| T1 |
1484 |
175 |
0 |
0 |
| T2 |
2109 |
1278 |
0 |
0 |
| T3 |
2721 |
0 |
0 |
0 |
| T4 |
14935 |
0 |
0 |
0 |
| T5 |
3862 |
0 |
0 |
0 |
| T6 |
1829 |
93 |
0 |
0 |
| T7 |
2909 |
0 |
0 |
0 |
| T8 |
15499 |
0 |
0 |
0 |
| T9 |
851 |
0 |
0 |
0 |
| T10 |
2229 |
1141 |
0 |
0 |
| T11 |
0 |
1074 |
0 |
0 |
| T12 |
0 |
1391 |
0 |
0 |
| T13 |
0 |
920 |
0 |
0 |
| T51 |
0 |
373 |
0 |
0 |
| T67 |
0 |
739 |
0 |
0 |
| T82 |
0 |
1614 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2206825 |
14565 |
0 |
0 |
| T1 |
1484 |
260 |
0 |
0 |
| T2 |
2109 |
12 |
0 |
0 |
| T3 |
2721 |
0 |
0 |
0 |
| T4 |
14935 |
0 |
0 |
0 |
| T5 |
3862 |
0 |
0 |
0 |
| T6 |
1829 |
108 |
0 |
0 |
| T7 |
2909 |
0 |
0 |
0 |
| T8 |
15499 |
0 |
0 |
0 |
| T9 |
851 |
0 |
0 |
0 |
| T10 |
2229 |
484 |
0 |
0 |
| T11 |
0 |
10 |
0 |
0 |
| T12 |
0 |
11 |
0 |
0 |
| T51 |
0 |
654 |
0 |
0 |
| T67 |
0 |
14 |
0 |
0 |
| T82 |
0 |
12 |
0 |
0 |
| T83 |
0 |
10 |
0 |
0 |