Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T10,T13,T16 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T16,T29,T55 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
311812 |
83 |
0 |
0 |
| T11 |
227 |
0 |
0 |
0 |
| T12 |
218 |
0 |
0 |
0 |
| T13 |
450 |
1 |
0 |
0 |
| T14 |
294 |
3 |
0 |
0 |
| T16 |
289 |
0 |
0 |
0 |
| T18 |
557 |
0 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T29 |
510 |
0 |
0 |
0 |
| T42 |
286 |
0 |
0 |
0 |
| T48 |
856 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T62 |
670 |
0 |
0 |
0 |
| T64 |
0 |
1 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T79 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T81 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
311812 |
2825 |
0 |
0 |
| T11 |
227 |
0 |
0 |
0 |
| T12 |
218 |
0 |
0 |
0 |
| T13 |
450 |
10 |
0 |
0 |
| T14 |
294 |
21 |
0 |
0 |
| T16 |
289 |
13 |
0 |
0 |
| T18 |
557 |
0 |
0 |
0 |
| T29 |
510 |
67 |
0 |
0 |
| T42 |
286 |
0 |
0 |
0 |
| T48 |
856 |
0 |
0 |
0 |
| T51 |
0 |
10 |
0 |
0 |
| T52 |
0 |
15 |
0 |
0 |
| T55 |
0 |
57 |
0 |
0 |
| T62 |
670 |
0 |
0 |
0 |
| T64 |
0 |
12 |
0 |
0 |
| T78 |
0 |
10 |
0 |
0 |
| T79 |
0 |
14 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
311812 |
83 |
0 |
0 |
| T11 |
227 |
0 |
0 |
0 |
| T12 |
218 |
0 |
0 |
0 |
| T13 |
450 |
1 |
0 |
0 |
| T14 |
294 |
3 |
0 |
0 |
| T16 |
289 |
0 |
0 |
0 |
| T18 |
557 |
0 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T29 |
510 |
0 |
0 |
0 |
| T42 |
286 |
0 |
0 |
0 |
| T48 |
856 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T62 |
670 |
0 |
0 |
0 |
| T64 |
0 |
1 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T79 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T81 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
311812 |
2825 |
0 |
0 |
| T11 |
227 |
0 |
0 |
0 |
| T12 |
218 |
0 |
0 |
0 |
| T13 |
450 |
10 |
0 |
0 |
| T14 |
294 |
21 |
0 |
0 |
| T16 |
289 |
13 |
0 |
0 |
| T18 |
557 |
0 |
0 |
0 |
| T29 |
510 |
67 |
0 |
0 |
| T42 |
286 |
0 |
0 |
0 |
| T48 |
856 |
0 |
0 |
0 |
| T51 |
0 |
10 |
0 |
0 |
| T52 |
0 |
15 |
0 |
0 |
| T55 |
0 |
57 |
0 |
0 |
| T62 |
670 |
0 |
0 |
0 |
| T64 |
0 |
12 |
0 |
0 |
| T78 |
0 |
10 |
0 |
0 |
| T79 |
0 |
14 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
311812 |
130 |
0 |
0 |
| T10 |
336 |
2 |
0 |
0 |
| T11 |
227 |
0 |
0 |
0 |
| T12 |
218 |
0 |
0 |
0 |
| T13 |
450 |
0 |
0 |
0 |
| T14 |
294 |
2 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T16 |
289 |
0 |
0 |
0 |
| T17 |
0 |
1 |
0 |
0 |
| T18 |
557 |
0 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T29 |
510 |
1 |
0 |
0 |
| T41 |
760 |
0 |
0 |
0 |
| T48 |
856 |
0 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
3 |
0 |
0 |
| T82 |
0 |
2 |
0 |
0 |
| T83 |
0 |
2 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
311812 |
83 |
0 |
0 |
| T11 |
227 |
0 |
0 |
0 |
| T12 |
218 |
0 |
0 |
0 |
| T13 |
450 |
1 |
0 |
0 |
| T14 |
294 |
3 |
0 |
0 |
| T16 |
289 |
0 |
0 |
0 |
| T18 |
557 |
0 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T29 |
510 |
0 |
0 |
0 |
| T42 |
286 |
0 |
0 |
0 |
| T48 |
856 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T62 |
670 |
0 |
0 |
0 |
| T64 |
0 |
1 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T79 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T81 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
311812 |
2825 |
0 |
0 |
| T11 |
227 |
0 |
0 |
0 |
| T12 |
218 |
0 |
0 |
0 |
| T13 |
450 |
10 |
0 |
0 |
| T14 |
294 |
21 |
0 |
0 |
| T16 |
289 |
13 |
0 |
0 |
| T18 |
557 |
0 |
0 |
0 |
| T29 |
510 |
67 |
0 |
0 |
| T42 |
286 |
0 |
0 |
0 |
| T48 |
856 |
0 |
0 |
0 |
| T51 |
0 |
10 |
0 |
0 |
| T52 |
0 |
15 |
0 |
0 |
| T55 |
0 |
57 |
0 |
0 |
| T62 |
670 |
0 |
0 |
0 |
| T64 |
0 |
12 |
0 |
0 |
| T78 |
0 |
10 |
0 |
0 |
| T79 |
0 |
14 |
0 |
0 |