Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4409 |
1 |
|
|
T1 |
14 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
43 |
1 |
|
|
T6 |
1 |
|
T91 |
1 |
|
T93 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4378 |
1 |
|
|
T1 |
14 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
74 |
1 |
|
|
T2 |
1 |
|
T4 |
1 |
|
T6 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3531 |
1 |
|
|
T1 |
13 |
|
T2 |
1 |
|
T3 |
3 |
auto[1] |
921 |
1 |
|
|
T1 |
1 |
|
T2 |
2 |
|
T3 |
2 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3879 |
1 |
|
|
T1 |
14 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
573 |
1 |
|
|
T2 |
1 |
|
T4 |
1 |
|
T5 |
13 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3284 |
1 |
|
|
T1 |
13 |
|
T2 |
1 |
|
T3 |
3 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
241 |
1 |
|
|
T5 |
4 |
|
T13 |
7 |
|
T14 |
3 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
595 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
2 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
252 |
1 |
|
|
T5 |
9 |
|
T13 |
7 |
|
T14 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
6 |
1 |
|
|
T25 |
1 |
|
T145 |
1 |
|
T54 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
37 |
1 |
|
|
T6 |
1 |
|
T91 |
1 |
|
T93 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4412 |
1 |
|
|
T1 |
14 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
40 |
1 |
|
|
T2 |
1 |
|
T4 |
1 |
|
T93 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4378 |
1 |
|
|
T1 |
14 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
74 |
1 |
|
|
T2 |
1 |
|
T4 |
1 |
|
T6 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3531 |
1 |
|
|
T1 |
13 |
|
T2 |
1 |
|
T3 |
3 |
auto[1] |
921 |
1 |
|
|
T1 |
1 |
|
T2 |
2 |
|
T3 |
2 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3879 |
1 |
|
|
T1 |
14 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
573 |
1 |
|
|
T2 |
1 |
|
T4 |
1 |
|
T5 |
13 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3284 |
1 |
|
|
T1 |
13 |
|
T2 |
1 |
|
T3 |
3 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
245 |
1 |
|
|
T5 |
4 |
|
T13 |
7 |
|
T14 |
3 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
595 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
2 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
252 |
1 |
|
|
T5 |
9 |
|
T13 |
7 |
|
T14 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
2 |
1 |
|
|
T54 |
1 |
|
T146 |
1 |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
38 |
1 |
|
|
T2 |
1 |
|
T4 |
1 |
|
T93 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4418 |
1 |
|
|
T1 |
14 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
34 |
1 |
|
|
T6 |
1 |
|
T91 |
1 |
|
T94 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4378 |
1 |
|
|
T1 |
14 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
74 |
1 |
|
|
T2 |
1 |
|
T4 |
1 |
|
T6 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3531 |
1 |
|
|
T1 |
13 |
|
T2 |
1 |
|
T3 |
3 |
auto[1] |
921 |
1 |
|
|
T1 |
1 |
|
T2 |
2 |
|
T3 |
2 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3879 |
1 |
|
|
T1 |
14 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
573 |
1 |
|
|
T2 |
1 |
|
T4 |
1 |
|
T5 |
13 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3284 |
1 |
|
|
T1 |
13 |
|
T2 |
1 |
|
T3 |
3 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
245 |
1 |
|
|
T5 |
4 |
|
T13 |
7 |
|
T14 |
3 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
595 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
2 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
252 |
1 |
|
|
T5 |
9 |
|
T13 |
7 |
|
T14 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
2 |
1 |
|
|
T125 |
1 |
|
T147 |
1 |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
32 |
1 |
|
|
T6 |
1 |
|
T91 |
1 |
|
T94 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4415 |
1 |
|
|
T1 |
14 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
37 |
1 |
|
|
T4 |
1 |
|
T6 |
1 |
|
T25 |
2 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4378 |
1 |
|
|
T1 |
14 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
74 |
1 |
|
|
T2 |
1 |
|
T4 |
1 |
|
T6 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3531 |
1 |
|
|
T1 |
13 |
|
T2 |
1 |
|
T3 |
3 |
auto[1] |
921 |
1 |
|
|
T1 |
1 |
|
T2 |
2 |
|
T3 |
2 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3879 |
1 |
|
|
T1 |
14 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
573 |
1 |
|
|
T2 |
1 |
|
T4 |
1 |
|
T5 |
13 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3284 |
1 |
|
|
T1 |
13 |
|
T2 |
1 |
|
T3 |
3 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
243 |
1 |
|
|
T5 |
4 |
|
T13 |
7 |
|
T14 |
3 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
595 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
2 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
252 |
1 |
|
|
T5 |
9 |
|
T13 |
7 |
|
T14 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T125 |
1 |
|
T148 |
1 |
|
T146 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
33 |
1 |
|
|
T4 |
1 |
|
T6 |
1 |
|
T25 |
2 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4415 |
1 |
|
|
T1 |
14 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
37 |
1 |
|
|
T2 |
1 |
|
T6 |
1 |
|
T93 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4378 |
1 |
|
|
T1 |
14 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
74 |
1 |
|
|
T2 |
1 |
|
T4 |
1 |
|
T6 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3531 |
1 |
|
|
T1 |
13 |
|
T2 |
1 |
|
T3 |
3 |
auto[1] |
921 |
1 |
|
|
T1 |
1 |
|
T2 |
2 |
|
T3 |
2 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3879 |
1 |
|
|
T1 |
14 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
573 |
1 |
|
|
T2 |
1 |
|
T4 |
1 |
|
T5 |
13 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3284 |
1 |
|
|
T1 |
13 |
|
T2 |
1 |
|
T3 |
3 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
243 |
1 |
|
|
T5 |
4 |
|
T13 |
7 |
|
T14 |
3 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
595 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
2 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
252 |
1 |
|
|
T5 |
9 |
|
T13 |
7 |
|
T14 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T57 |
1 |
|
T145 |
1 |
|
T54 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
33 |
1 |
|
|
T2 |
1 |
|
T6 |
1 |
|
T93 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4414 |
1 |
|
|
T1 |
14 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
38 |
1 |
|
|
T4 |
1 |
|
T6 |
1 |
|
T93 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4378 |
1 |
|
|
T1 |
14 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
74 |
1 |
|
|
T2 |
1 |
|
T4 |
1 |
|
T6 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3531 |
1 |
|
|
T1 |
13 |
|
T2 |
1 |
|
T3 |
3 |
auto[1] |
921 |
1 |
|
|
T1 |
1 |
|
T2 |
2 |
|
T3 |
2 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3879 |
1 |
|
|
T1 |
14 |
|
T2 |
2 |
|
T3 |
5 |
auto[1] |
573 |
1 |
|
|
T2 |
1 |
|
T4 |
1 |
|
T5 |
13 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3284 |
1 |
|
|
T1 |
13 |
|
T2 |
1 |
|
T3 |
3 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
242 |
1 |
|
|
T5 |
4 |
|
T13 |
7 |
|
T14 |
3 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
595 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
2 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
252 |
1 |
|
|
T5 |
9 |
|
T13 |
7 |
|
T14 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
5 |
1 |
|
|
T25 |
1 |
|
T145 |
1 |
|
T149 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
33 |
1 |
|
|
T4 |
1 |
|
T6 |
1 |
|
T93 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |