Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T3,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T3,T7,T13 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4986609 |
14106 |
0 |
0 |
| T2 |
3668 |
12 |
0 |
0 |
| T3 |
480 |
0 |
0 |
0 |
| T4 |
3161 |
0 |
0 |
0 |
| T5 |
755 |
0 |
0 |
0 |
| T6 |
1146 |
4 |
0 |
0 |
| T7 |
8581 |
30 |
0 |
0 |
| T8 |
8615 |
24 |
0 |
0 |
| T9 |
760 |
0 |
0 |
0 |
| T10 |
402 |
0 |
0 |
0 |
| T13 |
0 |
158 |
0 |
0 |
| T23 |
0 |
23 |
0 |
0 |
| T35 |
470 |
0 |
0 |
0 |
| T37 |
0 |
29 |
0 |
0 |
| T74 |
0 |
5 |
0 |
0 |
| T75 |
0 |
2 |
0 |
0 |
| T76 |
0 |
9 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4986609 |
175885 |
0 |
0 |
| T2 |
3668 |
274 |
0 |
0 |
| T3 |
480 |
44 |
0 |
0 |
| T4 |
3161 |
0 |
0 |
0 |
| T5 |
755 |
0 |
0 |
0 |
| T6 |
1146 |
52 |
0 |
0 |
| T7 |
8581 |
280 |
0 |
0 |
| T8 |
8615 |
304 |
0 |
0 |
| T9 |
760 |
0 |
0 |
0 |
| T10 |
402 |
0 |
0 |
0 |
| T13 |
0 |
2285 |
0 |
0 |
| T23 |
0 |
412 |
0 |
0 |
| T35 |
470 |
0 |
0 |
0 |
| T37 |
0 |
492 |
0 |
0 |
| T74 |
0 |
59 |
0 |
0 |
| T75 |
0 |
18 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4986609 |
14106 |
0 |
0 |
| T2 |
3668 |
12 |
0 |
0 |
| T3 |
480 |
0 |
0 |
0 |
| T4 |
3161 |
0 |
0 |
0 |
| T5 |
755 |
0 |
0 |
0 |
| T6 |
1146 |
4 |
0 |
0 |
| T7 |
8581 |
30 |
0 |
0 |
| T8 |
8615 |
24 |
0 |
0 |
| T9 |
760 |
0 |
0 |
0 |
| T10 |
402 |
0 |
0 |
0 |
| T13 |
0 |
158 |
0 |
0 |
| T23 |
0 |
23 |
0 |
0 |
| T35 |
470 |
0 |
0 |
0 |
| T37 |
0 |
29 |
0 |
0 |
| T74 |
0 |
5 |
0 |
0 |
| T75 |
0 |
2 |
0 |
0 |
| T76 |
0 |
9 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4986609 |
175885 |
0 |
0 |
| T2 |
3668 |
274 |
0 |
0 |
| T3 |
480 |
44 |
0 |
0 |
| T4 |
3161 |
0 |
0 |
0 |
| T5 |
755 |
0 |
0 |
0 |
| T6 |
1146 |
52 |
0 |
0 |
| T7 |
8581 |
280 |
0 |
0 |
| T8 |
8615 |
304 |
0 |
0 |
| T9 |
760 |
0 |
0 |
0 |
| T10 |
402 |
0 |
0 |
0 |
| T13 |
0 |
2285 |
0 |
0 |
| T23 |
0 |
412 |
0 |
0 |
| T35 |
470 |
0 |
0 |
0 |
| T37 |
0 |
492 |
0 |
0 |
| T74 |
0 |
59 |
0 |
0 |
| T75 |
0 |
18 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4986609 |
3259 |
0 |
0 |
| T7 |
8581 |
2 |
0 |
0 |
| T8 |
8615 |
0 |
0 |
0 |
| T9 |
760 |
0 |
0 |
0 |
| T10 |
402 |
0 |
0 |
0 |
| T13 |
70579 |
41 |
0 |
0 |
| T14 |
0 |
52 |
0 |
0 |
| T15 |
0 |
35 |
0 |
0 |
| T23 |
8857 |
0 |
0 |
0 |
| T35 |
470 |
0 |
0 |
0 |
| T36 |
3059 |
0 |
0 |
0 |
| T37 |
0 |
3 |
0 |
0 |
| T38 |
0 |
32 |
0 |
0 |
| T40 |
172 |
0 |
0 |
0 |
| T74 |
1521 |
2 |
0 |
0 |
| T76 |
0 |
6 |
0 |
0 |
| T77 |
0 |
5 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4986609 |
14106 |
0 |
0 |
| T2 |
3668 |
12 |
0 |
0 |
| T3 |
480 |
0 |
0 |
0 |
| T4 |
3161 |
0 |
0 |
0 |
| T5 |
755 |
0 |
0 |
0 |
| T6 |
1146 |
4 |
0 |
0 |
| T7 |
8581 |
30 |
0 |
0 |
| T8 |
8615 |
24 |
0 |
0 |
| T9 |
760 |
0 |
0 |
0 |
| T10 |
402 |
0 |
0 |
0 |
| T13 |
0 |
158 |
0 |
0 |
| T23 |
0 |
23 |
0 |
0 |
| T35 |
470 |
0 |
0 |
0 |
| T37 |
0 |
29 |
0 |
0 |
| T74 |
0 |
5 |
0 |
0 |
| T75 |
0 |
2 |
0 |
0 |
| T76 |
0 |
9 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4986609 |
175885 |
0 |
0 |
| T2 |
3668 |
274 |
0 |
0 |
| T3 |
480 |
44 |
0 |
0 |
| T4 |
3161 |
0 |
0 |
0 |
| T5 |
755 |
0 |
0 |
0 |
| T6 |
1146 |
52 |
0 |
0 |
| T7 |
8581 |
280 |
0 |
0 |
| T8 |
8615 |
304 |
0 |
0 |
| T9 |
760 |
0 |
0 |
0 |
| T10 |
402 |
0 |
0 |
0 |
| T13 |
0 |
2285 |
0 |
0 |
| T23 |
0 |
412 |
0 |
0 |
| T35 |
470 |
0 |
0 |
0 |
| T37 |
0 |
492 |
0 |
0 |
| T74 |
0 |
59 |
0 |
0 |
| T75 |
0 |
18 |
0 |
0 |