Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T5,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29654875 |
86126 |
0 |
0 |
T1 |
4996 |
22 |
0 |
0 |
T2 |
8298 |
34 |
0 |
0 |
T3 |
1902 |
2 |
0 |
0 |
T4 |
18103 |
0 |
0 |
0 |
T5 |
5885 |
36 |
0 |
0 |
T6 |
4288 |
16 |
0 |
0 |
T7 |
55893 |
168 |
0 |
0 |
T8 |
30590 |
100 |
0 |
0 |
T9 |
2669 |
0 |
0 |
0 |
T10 |
2554 |
0 |
0 |
0 |
T23 |
0 |
100 |
0 |
0 |
T35 |
0 |
14 |
0 |
0 |
T36 |
0 |
28 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29654875 |
86240 |
0 |
0 |
T1 |
4996 |
22 |
0 |
0 |
T2 |
8298 |
34 |
0 |
0 |
T3 |
1902 |
6 |
0 |
0 |
T4 |
18103 |
0 |
0 |
0 |
T5 |
5885 |
36 |
0 |
0 |
T6 |
4288 |
16 |
0 |
0 |
T7 |
55893 |
168 |
0 |
0 |
T8 |
30590 |
100 |
0 |
0 |
T9 |
2669 |
0 |
0 |
0 |
T10 |
2554 |
0 |
0 |
0 |
T23 |
0 |
100 |
0 |
0 |
T35 |
0 |
14 |
0 |
0 |
T36 |
0 |
28 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T5,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4986609 |
43063 |
0 |
0 |
T1 |
805 |
11 |
0 |
0 |
T2 |
3668 |
17 |
0 |
0 |
T3 |
480 |
1 |
0 |
0 |
T4 |
3161 |
0 |
0 |
0 |
T5 |
755 |
18 |
0 |
0 |
T6 |
1146 |
8 |
0 |
0 |
T7 |
8581 |
84 |
0 |
0 |
T8 |
8615 |
50 |
0 |
0 |
T9 |
760 |
0 |
0 |
0 |
T10 |
402 |
0 |
0 |
0 |
T23 |
0 |
50 |
0 |
0 |
T35 |
0 |
7 |
0 |
0 |
T36 |
0 |
14 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24668266 |
43168 |
0 |
0 |
T1 |
4191 |
11 |
0 |
0 |
T2 |
4630 |
17 |
0 |
0 |
T3 |
1422 |
4 |
0 |
0 |
T4 |
14942 |
0 |
0 |
0 |
T5 |
5130 |
18 |
0 |
0 |
T6 |
3142 |
8 |
0 |
0 |
T7 |
47312 |
84 |
0 |
0 |
T8 |
21975 |
50 |
0 |
0 |
T9 |
1909 |
0 |
0 |
0 |
T10 |
2152 |
0 |
0 |
0 |
T23 |
0 |
50 |
0 |
0 |
T35 |
0 |
7 |
0 |
0 |
T36 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T5,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24668266 |
43063 |
0 |
0 |
T1 |
4191 |
11 |
0 |
0 |
T2 |
4630 |
17 |
0 |
0 |
T3 |
1422 |
1 |
0 |
0 |
T4 |
14942 |
0 |
0 |
0 |
T5 |
5130 |
18 |
0 |
0 |
T6 |
3142 |
8 |
0 |
0 |
T7 |
47312 |
84 |
0 |
0 |
T8 |
21975 |
50 |
0 |
0 |
T9 |
1909 |
0 |
0 |
0 |
T10 |
2152 |
0 |
0 |
0 |
T23 |
0 |
50 |
0 |
0 |
T35 |
0 |
7 |
0 |
0 |
T36 |
0 |
14 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4986609 |
43072 |
0 |
0 |
T1 |
805 |
11 |
0 |
0 |
T2 |
3668 |
17 |
0 |
0 |
T3 |
480 |
2 |
0 |
0 |
T4 |
3161 |
0 |
0 |
0 |
T5 |
755 |
18 |
0 |
0 |
T6 |
1146 |
8 |
0 |
0 |
T7 |
8581 |
84 |
0 |
0 |
T8 |
8615 |
50 |
0 |
0 |
T9 |
760 |
0 |
0 |
0 |
T10 |
402 |
0 |
0 |
0 |
T23 |
0 |
50 |
0 |
0 |
T35 |
0 |
7 |
0 |
0 |
T36 |
0 |
14 |
0 |
0 |