Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
32
33 1/1 always_comb reset_or_disable = !rst_slow_ni || disable_sva;
Tests: T1 T2 T3
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T9,T39,T34 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15952403 |
4815 |
0 |
0 |
| T1 |
2230 |
1 |
0 |
0 |
| T2 |
2217 |
0 |
0 |
0 |
| T3 |
3900 |
0 |
0 |
0 |
| T4 |
10928 |
0 |
0 |
0 |
| T5 |
1454 |
0 |
0 |
0 |
| T6 |
608 |
0 |
0 |
0 |
| T7 |
4723 |
0 |
0 |
0 |
| T8 |
10893 |
6 |
0 |
0 |
| T9 |
83407 |
14 |
0 |
0 |
| T10 |
1420 |
0 |
0 |
0 |
| T24 |
0 |
22 |
0 |
0 |
| T34 |
0 |
22 |
0 |
0 |
| T35 |
0 |
22 |
0 |
0 |
| T39 |
0 |
3 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15952403 |
189915 |
0 |
0 |
| T1 |
2230 |
13 |
0 |
0 |
| T2 |
2217 |
0 |
0 |
0 |
| T3 |
3900 |
0 |
0 |
0 |
| T4 |
10928 |
0 |
0 |
0 |
| T5 |
1454 |
0 |
0 |
0 |
| T6 |
608 |
0 |
0 |
0 |
| T7 |
4723 |
0 |
0 |
0 |
| T8 |
10893 |
389 |
0 |
0 |
| T9 |
83407 |
984 |
0 |
0 |
| T10 |
1420 |
0 |
0 |
0 |
| T24 |
0 |
1302 |
0 |
0 |
| T34 |
0 |
553 |
0 |
0 |
| T35 |
0 |
1500 |
0 |
0 |
| T39 |
0 |
302 |
0 |
0 |
| T43 |
0 |
126 |
0 |
0 |
| T72 |
0 |
11 |
0 |
0 |
| T73 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15952403 |
6314181 |
0 |
0 |
| T1 |
2230 |
1362 |
0 |
0 |
| T2 |
2217 |
1473 |
0 |
0 |
| T3 |
3900 |
0 |
0 |
0 |
| T4 |
10928 |
2358 |
0 |
0 |
| T5 |
1454 |
195 |
0 |
0 |
| T6 |
608 |
0 |
0 |
0 |
| T7 |
4723 |
0 |
0 |
0 |
| T8 |
10893 |
6568 |
0 |
0 |
| T9 |
83407 |
45574 |
0 |
0 |
| T10 |
1420 |
0 |
0 |
0 |
| T24 |
0 |
25834 |
0 |
0 |
| T34 |
0 |
8037 |
0 |
0 |
| T36 |
0 |
1563 |
0 |
0 |
| T39 |
0 |
326 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15952403 |
189944 |
0 |
0 |
| T1 |
2230 |
13 |
0 |
0 |
| T2 |
2217 |
0 |
0 |
0 |
| T3 |
3900 |
0 |
0 |
0 |
| T4 |
10928 |
0 |
0 |
0 |
| T5 |
1454 |
0 |
0 |
0 |
| T6 |
608 |
0 |
0 |
0 |
| T7 |
4723 |
0 |
0 |
0 |
| T8 |
10893 |
389 |
0 |
0 |
| T9 |
83407 |
984 |
0 |
0 |
| T10 |
1420 |
0 |
0 |
0 |
| T24 |
0 |
1302 |
0 |
0 |
| T34 |
0 |
551 |
0 |
0 |
| T35 |
0 |
1500 |
0 |
0 |
| T39 |
0 |
302 |
0 |
0 |
| T43 |
0 |
126 |
0 |
0 |
| T72 |
0 |
11 |
0 |
0 |
| T73 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15952403 |
4815 |
0 |
0 |
| T1 |
2230 |
1 |
0 |
0 |
| T2 |
2217 |
0 |
0 |
0 |
| T3 |
3900 |
0 |
0 |
0 |
| T4 |
10928 |
0 |
0 |
0 |
| T5 |
1454 |
0 |
0 |
0 |
| T6 |
608 |
0 |
0 |
0 |
| T7 |
4723 |
0 |
0 |
0 |
| T8 |
10893 |
6 |
0 |
0 |
| T9 |
83407 |
14 |
0 |
0 |
| T10 |
1420 |
0 |
0 |
0 |
| T24 |
0 |
22 |
0 |
0 |
| T34 |
0 |
22 |
0 |
0 |
| T35 |
0 |
22 |
0 |
0 |
| T39 |
0 |
3 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15952403 |
189915 |
0 |
0 |
| T1 |
2230 |
13 |
0 |
0 |
| T2 |
2217 |
0 |
0 |
0 |
| T3 |
3900 |
0 |
0 |
0 |
| T4 |
10928 |
0 |
0 |
0 |
| T5 |
1454 |
0 |
0 |
0 |
| T6 |
608 |
0 |
0 |
0 |
| T7 |
4723 |
0 |
0 |
0 |
| T8 |
10893 |
389 |
0 |
0 |
| T9 |
83407 |
984 |
0 |
0 |
| T10 |
1420 |
0 |
0 |
0 |
| T24 |
0 |
1302 |
0 |
0 |
| T34 |
0 |
553 |
0 |
0 |
| T35 |
0 |
1500 |
0 |
0 |
| T39 |
0 |
302 |
0 |
0 |
| T43 |
0 |
126 |
0 |
0 |
| T72 |
0 |
11 |
0 |
0 |
| T73 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15952403 |
6314181 |
0 |
0 |
| T1 |
2230 |
1362 |
0 |
0 |
| T2 |
2217 |
1473 |
0 |
0 |
| T3 |
3900 |
0 |
0 |
0 |
| T4 |
10928 |
2358 |
0 |
0 |
| T5 |
1454 |
195 |
0 |
0 |
| T6 |
608 |
0 |
0 |
0 |
| T7 |
4723 |
0 |
0 |
0 |
| T8 |
10893 |
6568 |
0 |
0 |
| T9 |
83407 |
45574 |
0 |
0 |
| T10 |
1420 |
0 |
0 |
0 |
| T24 |
0 |
25834 |
0 |
0 |
| T34 |
0 |
8037 |
0 |
0 |
| T36 |
0 |
1563 |
0 |
0 |
| T39 |
0 |
326 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15952403 |
189944 |
0 |
0 |
| T1 |
2230 |
13 |
0 |
0 |
| T2 |
2217 |
0 |
0 |
0 |
| T3 |
3900 |
0 |
0 |
0 |
| T4 |
10928 |
0 |
0 |
0 |
| T5 |
1454 |
0 |
0 |
0 |
| T6 |
608 |
0 |
0 |
0 |
| T7 |
4723 |
0 |
0 |
0 |
| T8 |
10893 |
389 |
0 |
0 |
| T9 |
83407 |
984 |
0 |
0 |
| T10 |
1420 |
0 |
0 |
0 |
| T24 |
0 |
1302 |
0 |
0 |
| T34 |
0 |
551 |
0 |
0 |
| T35 |
0 |
1500 |
0 |
0 |
| T39 |
0 |
302 |
0 |
0 |
| T43 |
0 |
126 |
0 |
0 |
| T72 |
0 |
11 |
0 |
0 |
| T73 |
0 |
11 |
0 |
0 |