Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
32
33 1/1 always_comb reset_or_disable = !rst_slow_ni || disable_sva;
Tests: T1 T2 T3
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T3,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T82,T50 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17249266 |
4895 |
0 |
0 |
T1 |
2538 |
1 |
0 |
0 |
T2 |
2514 |
0 |
0 |
0 |
T3 |
4942 |
0 |
0 |
0 |
T4 |
12021 |
0 |
0 |
0 |
T5 |
13061 |
8 |
0 |
0 |
T6 |
1533 |
0 |
0 |
0 |
T7 |
2420 |
0 |
0 |
0 |
T8 |
1830 |
0 |
0 |
0 |
T9 |
3108 |
0 |
0 |
0 |
T10 |
4903 |
0 |
0 |
0 |
T14 |
0 |
25 |
0 |
0 |
T15 |
0 |
18 |
0 |
0 |
T17 |
0 |
17 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T33 |
0 |
7 |
0 |
0 |
T38 |
0 |
21 |
0 |
0 |
T83 |
0 |
22 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17249266 |
200265 |
0 |
0 |
T1 |
2538 |
11 |
0 |
0 |
T2 |
2514 |
0 |
0 |
0 |
T3 |
4942 |
0 |
0 |
0 |
T4 |
12021 |
0 |
0 |
0 |
T5 |
13061 |
414 |
0 |
0 |
T6 |
1533 |
0 |
0 |
0 |
T7 |
2420 |
0 |
0 |
0 |
T8 |
1830 |
0 |
0 |
0 |
T9 |
3108 |
0 |
0 |
0 |
T10 |
4903 |
0 |
0 |
0 |
T14 |
0 |
1547 |
0 |
0 |
T15 |
0 |
393 |
0 |
0 |
T17 |
0 |
605 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
T33 |
0 |
148 |
0 |
0 |
T38 |
0 |
590 |
0 |
0 |
T83 |
0 |
1044 |
0 |
0 |
T84 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17249266 |
6999242 |
0 |
0 |
T1 |
2538 |
1586 |
0 |
0 |
T2 |
2514 |
0 |
0 |
0 |
T3 |
4942 |
3143 |
0 |
0 |
T4 |
12021 |
783 |
0 |
0 |
T5 |
13061 |
5209 |
0 |
0 |
T6 |
1533 |
643 |
0 |
0 |
T7 |
2420 |
0 |
0 |
0 |
T8 |
1830 |
0 |
0 |
0 |
T9 |
3108 |
0 |
0 |
0 |
T10 |
4903 |
0 |
0 |
0 |
T14 |
0 |
27291 |
0 |
0 |
T15 |
0 |
10329 |
0 |
0 |
T31 |
0 |
878 |
0 |
0 |
T33 |
0 |
3319 |
0 |
0 |
T40 |
0 |
8493 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17249266 |
200296 |
0 |
0 |
T1 |
2538 |
11 |
0 |
0 |
T2 |
2514 |
0 |
0 |
0 |
T3 |
4942 |
0 |
0 |
0 |
T4 |
12021 |
0 |
0 |
0 |
T5 |
13061 |
414 |
0 |
0 |
T6 |
1533 |
0 |
0 |
0 |
T7 |
2420 |
0 |
0 |
0 |
T8 |
1830 |
0 |
0 |
0 |
T9 |
3108 |
0 |
0 |
0 |
T10 |
4903 |
0 |
0 |
0 |
T14 |
0 |
1547 |
0 |
0 |
T15 |
0 |
393 |
0 |
0 |
T17 |
0 |
605 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
T33 |
0 |
148 |
0 |
0 |
T38 |
0 |
590 |
0 |
0 |
T83 |
0 |
1044 |
0 |
0 |
T84 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17249266 |
4895 |
0 |
0 |
T1 |
2538 |
1 |
0 |
0 |
T2 |
2514 |
0 |
0 |
0 |
T3 |
4942 |
0 |
0 |
0 |
T4 |
12021 |
0 |
0 |
0 |
T5 |
13061 |
8 |
0 |
0 |
T6 |
1533 |
0 |
0 |
0 |
T7 |
2420 |
0 |
0 |
0 |
T8 |
1830 |
0 |
0 |
0 |
T9 |
3108 |
0 |
0 |
0 |
T10 |
4903 |
0 |
0 |
0 |
T14 |
0 |
25 |
0 |
0 |
T15 |
0 |
18 |
0 |
0 |
T17 |
0 |
17 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T33 |
0 |
7 |
0 |
0 |
T38 |
0 |
21 |
0 |
0 |
T83 |
0 |
22 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17249266 |
200265 |
0 |
0 |
T1 |
2538 |
11 |
0 |
0 |
T2 |
2514 |
0 |
0 |
0 |
T3 |
4942 |
0 |
0 |
0 |
T4 |
12021 |
0 |
0 |
0 |
T5 |
13061 |
414 |
0 |
0 |
T6 |
1533 |
0 |
0 |
0 |
T7 |
2420 |
0 |
0 |
0 |
T8 |
1830 |
0 |
0 |
0 |
T9 |
3108 |
0 |
0 |
0 |
T10 |
4903 |
0 |
0 |
0 |
T14 |
0 |
1547 |
0 |
0 |
T15 |
0 |
393 |
0 |
0 |
T17 |
0 |
605 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
T33 |
0 |
148 |
0 |
0 |
T38 |
0 |
590 |
0 |
0 |
T83 |
0 |
1044 |
0 |
0 |
T84 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17249266 |
6999242 |
0 |
0 |
T1 |
2538 |
1586 |
0 |
0 |
T2 |
2514 |
0 |
0 |
0 |
T3 |
4942 |
3143 |
0 |
0 |
T4 |
12021 |
783 |
0 |
0 |
T5 |
13061 |
5209 |
0 |
0 |
T6 |
1533 |
643 |
0 |
0 |
T7 |
2420 |
0 |
0 |
0 |
T8 |
1830 |
0 |
0 |
0 |
T9 |
3108 |
0 |
0 |
0 |
T10 |
4903 |
0 |
0 |
0 |
T14 |
0 |
27291 |
0 |
0 |
T15 |
0 |
10329 |
0 |
0 |
T31 |
0 |
878 |
0 |
0 |
T33 |
0 |
3319 |
0 |
0 |
T40 |
0 |
8493 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17249266 |
200296 |
0 |
0 |
T1 |
2538 |
11 |
0 |
0 |
T2 |
2514 |
0 |
0 |
0 |
T3 |
4942 |
0 |
0 |
0 |
T4 |
12021 |
0 |
0 |
0 |
T5 |
13061 |
414 |
0 |
0 |
T6 |
1533 |
0 |
0 |
0 |
T7 |
2420 |
0 |
0 |
0 |
T8 |
1830 |
0 |
0 |
0 |
T9 |
3108 |
0 |
0 |
0 |
T10 |
4903 |
0 |
0 |
0 |
T14 |
0 |
1547 |
0 |
0 |
T15 |
0 |
393 |
0 |
0 |
T17 |
0 |
605 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
T33 |
0 |
148 |
0 |
0 |
T38 |
0 |
590 |
0 |
0 |
T83 |
0 |
1044 |
0 |
0 |
T84 |
0 |
11 |
0 |
0 |