Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
32
33 1/1 always_comb reset_or_disable = !rst_slow_ni || disable_sva;
Tests: T1 T2 T3
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T7,T41,T31 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15238361 |
4615 |
0 |
0 |
| T2 |
1206 |
1 |
0 |
0 |
| T3 |
2352 |
0 |
0 |
0 |
| T4 |
3628 |
0 |
0 |
0 |
| T5 |
2454 |
0 |
0 |
0 |
| T6 |
10086 |
0 |
0 |
0 |
| T7 |
7016 |
8 |
0 |
0 |
| T8 |
1336 |
1 |
0 |
0 |
| T9 |
1392 |
0 |
0 |
0 |
| T10 |
936 |
0 |
0 |
0 |
| T14 |
2395 |
0 |
0 |
0 |
| T16 |
0 |
18 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
| T32 |
0 |
23 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T34 |
0 |
2 |
0 |
0 |
| T41 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15238361 |
191897 |
0 |
0 |
| T2 |
1206 |
13 |
0 |
0 |
| T3 |
2352 |
0 |
0 |
0 |
| T4 |
3628 |
0 |
0 |
0 |
| T5 |
2454 |
0 |
0 |
0 |
| T6 |
10086 |
0 |
0 |
0 |
| T7 |
7016 |
172 |
0 |
0 |
| T8 |
1336 |
13 |
0 |
0 |
| T9 |
1392 |
0 |
0 |
0 |
| T10 |
936 |
0 |
0 |
0 |
| T14 |
2395 |
0 |
0 |
0 |
| T16 |
0 |
631 |
0 |
0 |
| T18 |
0 |
97 |
0 |
0 |
| T31 |
0 |
259 |
0 |
0 |
| T32 |
0 |
1259 |
0 |
0 |
| T33 |
0 |
13 |
0 |
0 |
| T34 |
0 |
95 |
0 |
0 |
| T41 |
0 |
90 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15238361 |
6073839 |
0 |
0 |
| T1 |
3953 |
3082 |
0 |
0 |
| T2 |
1206 |
946 |
0 |
0 |
| T3 |
2352 |
0 |
0 |
0 |
| T4 |
3628 |
1321 |
0 |
0 |
| T5 |
2454 |
1521 |
0 |
0 |
| T6 |
10086 |
5276 |
0 |
0 |
| T7 |
7016 |
2718 |
0 |
0 |
| T8 |
1336 |
895 |
0 |
0 |
| T9 |
1392 |
0 |
0 |
0 |
| T10 |
936 |
0 |
0 |
0 |
| T16 |
0 |
11496 |
0 |
0 |
| T41 |
0 |
64 |
0 |
0 |
| T43 |
0 |
2412 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15238361 |
191908 |
0 |
0 |
| T2 |
1206 |
13 |
0 |
0 |
| T3 |
2352 |
0 |
0 |
0 |
| T4 |
3628 |
0 |
0 |
0 |
| T5 |
2454 |
0 |
0 |
0 |
| T6 |
10086 |
0 |
0 |
0 |
| T7 |
7016 |
172 |
0 |
0 |
| T8 |
1336 |
13 |
0 |
0 |
| T9 |
1392 |
0 |
0 |
0 |
| T10 |
936 |
0 |
0 |
0 |
| T14 |
2395 |
0 |
0 |
0 |
| T16 |
0 |
631 |
0 |
0 |
| T18 |
0 |
97 |
0 |
0 |
| T31 |
0 |
259 |
0 |
0 |
| T32 |
0 |
1259 |
0 |
0 |
| T33 |
0 |
13 |
0 |
0 |
| T34 |
0 |
95 |
0 |
0 |
| T41 |
0 |
90 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15238361 |
4615 |
0 |
0 |
| T2 |
1206 |
1 |
0 |
0 |
| T3 |
2352 |
0 |
0 |
0 |
| T4 |
3628 |
0 |
0 |
0 |
| T5 |
2454 |
0 |
0 |
0 |
| T6 |
10086 |
0 |
0 |
0 |
| T7 |
7016 |
8 |
0 |
0 |
| T8 |
1336 |
1 |
0 |
0 |
| T9 |
1392 |
0 |
0 |
0 |
| T10 |
936 |
0 |
0 |
0 |
| T14 |
2395 |
0 |
0 |
0 |
| T16 |
0 |
18 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
| T32 |
0 |
23 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T34 |
0 |
2 |
0 |
0 |
| T41 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15238361 |
191897 |
0 |
0 |
| T2 |
1206 |
13 |
0 |
0 |
| T3 |
2352 |
0 |
0 |
0 |
| T4 |
3628 |
0 |
0 |
0 |
| T5 |
2454 |
0 |
0 |
0 |
| T6 |
10086 |
0 |
0 |
0 |
| T7 |
7016 |
172 |
0 |
0 |
| T8 |
1336 |
13 |
0 |
0 |
| T9 |
1392 |
0 |
0 |
0 |
| T10 |
936 |
0 |
0 |
0 |
| T14 |
2395 |
0 |
0 |
0 |
| T16 |
0 |
631 |
0 |
0 |
| T18 |
0 |
97 |
0 |
0 |
| T31 |
0 |
259 |
0 |
0 |
| T32 |
0 |
1259 |
0 |
0 |
| T33 |
0 |
13 |
0 |
0 |
| T34 |
0 |
95 |
0 |
0 |
| T41 |
0 |
90 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15238361 |
6073839 |
0 |
0 |
| T1 |
3953 |
3082 |
0 |
0 |
| T2 |
1206 |
946 |
0 |
0 |
| T3 |
2352 |
0 |
0 |
0 |
| T4 |
3628 |
1321 |
0 |
0 |
| T5 |
2454 |
1521 |
0 |
0 |
| T6 |
10086 |
5276 |
0 |
0 |
| T7 |
7016 |
2718 |
0 |
0 |
| T8 |
1336 |
895 |
0 |
0 |
| T9 |
1392 |
0 |
0 |
0 |
| T10 |
936 |
0 |
0 |
0 |
| T16 |
0 |
11496 |
0 |
0 |
| T41 |
0 |
64 |
0 |
0 |
| T43 |
0 |
2412 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15238361 |
191908 |
0 |
0 |
| T2 |
1206 |
13 |
0 |
0 |
| T3 |
2352 |
0 |
0 |
0 |
| T4 |
3628 |
0 |
0 |
0 |
| T5 |
2454 |
0 |
0 |
0 |
| T6 |
10086 |
0 |
0 |
0 |
| T7 |
7016 |
172 |
0 |
0 |
| T8 |
1336 |
13 |
0 |
0 |
| T9 |
1392 |
0 |
0 |
0 |
| T10 |
936 |
0 |
0 |
0 |
| T14 |
2395 |
0 |
0 |
0 |
| T16 |
0 |
631 |
0 |
0 |
| T18 |
0 |
97 |
0 |
0 |
| T31 |
0 |
259 |
0 |
0 |
| T32 |
0 |
1259 |
0 |
0 |
| T33 |
0 |
13 |
0 |
0 |
| T34 |
0 |
95 |
0 |
0 |
| T41 |
0 |
90 |
0 |
0 |