Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
32
33 1/1 always_comb reset_or_disable = !rst_slow_ni || disable_sva;
Tests: T1 T2 T3
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T3,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T14,T15 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17636514 |
5111 |
0 |
0 |
T1 |
1660 |
1 |
0 |
0 |
T2 |
1428 |
0 |
0 |
0 |
T3 |
4866 |
0 |
0 |
0 |
T4 |
8382 |
0 |
0 |
0 |
T5 |
1901 |
0 |
0 |
0 |
T6 |
5634 |
10 |
0 |
0 |
T7 |
625 |
0 |
0 |
0 |
T8 |
6742 |
0 |
0 |
0 |
T9 |
2965 |
0 |
0 |
0 |
T10 |
10263 |
0 |
0 |
0 |
T14 |
0 |
20 |
0 |
0 |
T15 |
0 |
24 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T27 |
0 |
22 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T36 |
0 |
21 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17636514 |
213815 |
0 |
0 |
T1 |
1660 |
13 |
0 |
0 |
T2 |
1428 |
0 |
0 |
0 |
T3 |
4866 |
0 |
0 |
0 |
T4 |
8382 |
0 |
0 |
0 |
T5 |
1901 |
0 |
0 |
0 |
T6 |
5634 |
273 |
0 |
0 |
T7 |
625 |
0 |
0 |
0 |
T8 |
6742 |
0 |
0 |
0 |
T9 |
2965 |
0 |
0 |
0 |
T10 |
10263 |
0 |
0 |
0 |
T14 |
0 |
890 |
0 |
0 |
T15 |
0 |
529 |
0 |
0 |
T16 |
0 |
24 |
0 |
0 |
T27 |
0 |
478 |
0 |
0 |
T33 |
0 |
575 |
0 |
0 |
T36 |
0 |
713 |
0 |
0 |
T41 |
0 |
283 |
0 |
0 |
T78 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17636514 |
7205635 |
0 |
0 |
T1 |
1660 |
1161 |
0 |
0 |
T2 |
1428 |
0 |
0 |
0 |
T3 |
4866 |
3440 |
0 |
0 |
T4 |
8382 |
0 |
0 |
0 |
T5 |
1901 |
624 |
0 |
0 |
T6 |
5634 |
3500 |
0 |
0 |
T7 |
625 |
0 |
0 |
0 |
T8 |
6742 |
0 |
0 |
0 |
T9 |
2965 |
0 |
0 |
0 |
T10 |
10263 |
4672 |
0 |
0 |
T14 |
0 |
11167 |
0 |
0 |
T15 |
0 |
8674 |
0 |
0 |
T41 |
0 |
687 |
0 |
0 |
T78 |
0 |
825 |
0 |
0 |
T79 |
0 |
2208 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17636514 |
213819 |
0 |
0 |
T1 |
1660 |
13 |
0 |
0 |
T2 |
1428 |
0 |
0 |
0 |
T3 |
4866 |
0 |
0 |
0 |
T4 |
8382 |
0 |
0 |
0 |
T5 |
1901 |
0 |
0 |
0 |
T6 |
5634 |
273 |
0 |
0 |
T7 |
625 |
0 |
0 |
0 |
T8 |
6742 |
0 |
0 |
0 |
T9 |
2965 |
0 |
0 |
0 |
T10 |
10263 |
0 |
0 |
0 |
T14 |
0 |
890 |
0 |
0 |
T15 |
0 |
529 |
0 |
0 |
T16 |
0 |
24 |
0 |
0 |
T27 |
0 |
478 |
0 |
0 |
T33 |
0 |
575 |
0 |
0 |
T36 |
0 |
713 |
0 |
0 |
T41 |
0 |
283 |
0 |
0 |
T78 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17636514 |
5111 |
0 |
0 |
T1 |
1660 |
1 |
0 |
0 |
T2 |
1428 |
0 |
0 |
0 |
T3 |
4866 |
0 |
0 |
0 |
T4 |
8382 |
0 |
0 |
0 |
T5 |
1901 |
0 |
0 |
0 |
T6 |
5634 |
10 |
0 |
0 |
T7 |
625 |
0 |
0 |
0 |
T8 |
6742 |
0 |
0 |
0 |
T9 |
2965 |
0 |
0 |
0 |
T10 |
10263 |
0 |
0 |
0 |
T14 |
0 |
20 |
0 |
0 |
T15 |
0 |
24 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T27 |
0 |
22 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T36 |
0 |
21 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17636514 |
213815 |
0 |
0 |
T1 |
1660 |
13 |
0 |
0 |
T2 |
1428 |
0 |
0 |
0 |
T3 |
4866 |
0 |
0 |
0 |
T4 |
8382 |
0 |
0 |
0 |
T5 |
1901 |
0 |
0 |
0 |
T6 |
5634 |
273 |
0 |
0 |
T7 |
625 |
0 |
0 |
0 |
T8 |
6742 |
0 |
0 |
0 |
T9 |
2965 |
0 |
0 |
0 |
T10 |
10263 |
0 |
0 |
0 |
T14 |
0 |
890 |
0 |
0 |
T15 |
0 |
529 |
0 |
0 |
T16 |
0 |
24 |
0 |
0 |
T27 |
0 |
478 |
0 |
0 |
T33 |
0 |
575 |
0 |
0 |
T36 |
0 |
713 |
0 |
0 |
T41 |
0 |
283 |
0 |
0 |
T78 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17636514 |
7205635 |
0 |
0 |
T1 |
1660 |
1161 |
0 |
0 |
T2 |
1428 |
0 |
0 |
0 |
T3 |
4866 |
3440 |
0 |
0 |
T4 |
8382 |
0 |
0 |
0 |
T5 |
1901 |
624 |
0 |
0 |
T6 |
5634 |
3500 |
0 |
0 |
T7 |
625 |
0 |
0 |
0 |
T8 |
6742 |
0 |
0 |
0 |
T9 |
2965 |
0 |
0 |
0 |
T10 |
10263 |
4672 |
0 |
0 |
T14 |
0 |
11167 |
0 |
0 |
T15 |
0 |
8674 |
0 |
0 |
T41 |
0 |
687 |
0 |
0 |
T78 |
0 |
825 |
0 |
0 |
T79 |
0 |
2208 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17636514 |
213819 |
0 |
0 |
T1 |
1660 |
13 |
0 |
0 |
T2 |
1428 |
0 |
0 |
0 |
T3 |
4866 |
0 |
0 |
0 |
T4 |
8382 |
0 |
0 |
0 |
T5 |
1901 |
0 |
0 |
0 |
T6 |
5634 |
273 |
0 |
0 |
T7 |
625 |
0 |
0 |
0 |
T8 |
6742 |
0 |
0 |
0 |
T9 |
2965 |
0 |
0 |
0 |
T10 |
10263 |
0 |
0 |
0 |
T14 |
0 |
890 |
0 |
0 |
T15 |
0 |
529 |
0 |
0 |
T16 |
0 |
24 |
0 |
0 |
T27 |
0 |
478 |
0 |
0 |
T33 |
0 |
575 |
0 |
0 |
T36 |
0 |
713 |
0 |
0 |
T41 |
0 |
283 |
0 |
0 |
T78 |
0 |
11 |
0 |
0 |