Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
32
33 1/1 always_comb reset_or_disable = !rst_slow_ni || disable_sva;
Tests: T1 T2 T3
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T9,T42,T32 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
14647120 |
4019 |
0 |
0 |
| T1 |
1407 |
1 |
0 |
0 |
| T2 |
2500 |
0 |
0 |
0 |
| T3 |
5054 |
0 |
0 |
0 |
| T4 |
3646 |
3 |
0 |
0 |
| T5 |
4474 |
0 |
0 |
0 |
| T6 |
2359 |
0 |
0 |
0 |
| T7 |
863 |
0 |
0 |
0 |
| T8 |
4021 |
0 |
0 |
0 |
| T9 |
22044 |
25 |
0 |
0 |
| T10 |
15320 |
0 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T32 |
0 |
3 |
0 |
0 |
| T36 |
0 |
27 |
0 |
0 |
| T37 |
0 |
29 |
0 |
0 |
| T42 |
0 |
3 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T77 |
0 |
27 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
14647120 |
175452 |
0 |
0 |
| T1 |
1407 |
11 |
0 |
0 |
| T2 |
2500 |
0 |
0 |
0 |
| T3 |
5054 |
0 |
0 |
0 |
| T4 |
3646 |
66 |
0 |
0 |
| T5 |
4474 |
0 |
0 |
0 |
| T6 |
2359 |
0 |
0 |
0 |
| T7 |
863 |
0 |
0 |
0 |
| T8 |
4021 |
0 |
0 |
0 |
| T9 |
22044 |
696 |
0 |
0 |
| T10 |
15320 |
0 |
0 |
0 |
| T30 |
0 |
12 |
0 |
0 |
| T32 |
0 |
143 |
0 |
0 |
| T36 |
0 |
1122 |
0 |
0 |
| T37 |
0 |
1138 |
0 |
0 |
| T42 |
0 |
237 |
0 |
0 |
| T46 |
0 |
154 |
0 |
0 |
| T77 |
0 |
1153 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
14647120 |
5944029 |
0 |
0 |
| T1 |
1407 |
983 |
0 |
0 |
| T2 |
2500 |
0 |
0 |
0 |
| T3 |
5054 |
2829 |
0 |
0 |
| T4 |
3646 |
1266 |
0 |
0 |
| T5 |
4474 |
2631 |
0 |
0 |
| T6 |
2359 |
648 |
0 |
0 |
| T7 |
863 |
0 |
0 |
0 |
| T8 |
4021 |
0 |
0 |
0 |
| T9 |
22044 |
11506 |
0 |
0 |
| T10 |
15320 |
6550 |
0 |
0 |
| T30 |
0 |
1226 |
0 |
0 |
| T36 |
0 |
22409 |
0 |
0 |
| T42 |
0 |
891 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
14647120 |
175438 |
0 |
0 |
| T1 |
1407 |
11 |
0 |
0 |
| T2 |
2500 |
0 |
0 |
0 |
| T3 |
5054 |
0 |
0 |
0 |
| T4 |
3646 |
66 |
0 |
0 |
| T5 |
4474 |
0 |
0 |
0 |
| T6 |
2359 |
0 |
0 |
0 |
| T7 |
863 |
0 |
0 |
0 |
| T8 |
4021 |
0 |
0 |
0 |
| T9 |
22044 |
698 |
0 |
0 |
| T10 |
15320 |
0 |
0 |
0 |
| T30 |
0 |
12 |
0 |
0 |
| T32 |
0 |
143 |
0 |
0 |
| T36 |
0 |
1122 |
0 |
0 |
| T37 |
0 |
1138 |
0 |
0 |
| T42 |
0 |
237 |
0 |
0 |
| T46 |
0 |
154 |
0 |
0 |
| T77 |
0 |
1153 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
14647120 |
4019 |
0 |
0 |
| T1 |
1407 |
1 |
0 |
0 |
| T2 |
2500 |
0 |
0 |
0 |
| T3 |
5054 |
0 |
0 |
0 |
| T4 |
3646 |
3 |
0 |
0 |
| T5 |
4474 |
0 |
0 |
0 |
| T6 |
2359 |
0 |
0 |
0 |
| T7 |
863 |
0 |
0 |
0 |
| T8 |
4021 |
0 |
0 |
0 |
| T9 |
22044 |
25 |
0 |
0 |
| T10 |
15320 |
0 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T32 |
0 |
3 |
0 |
0 |
| T36 |
0 |
27 |
0 |
0 |
| T37 |
0 |
29 |
0 |
0 |
| T42 |
0 |
3 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T77 |
0 |
27 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
14647120 |
175452 |
0 |
0 |
| T1 |
1407 |
11 |
0 |
0 |
| T2 |
2500 |
0 |
0 |
0 |
| T3 |
5054 |
0 |
0 |
0 |
| T4 |
3646 |
66 |
0 |
0 |
| T5 |
4474 |
0 |
0 |
0 |
| T6 |
2359 |
0 |
0 |
0 |
| T7 |
863 |
0 |
0 |
0 |
| T8 |
4021 |
0 |
0 |
0 |
| T9 |
22044 |
696 |
0 |
0 |
| T10 |
15320 |
0 |
0 |
0 |
| T30 |
0 |
12 |
0 |
0 |
| T32 |
0 |
143 |
0 |
0 |
| T36 |
0 |
1122 |
0 |
0 |
| T37 |
0 |
1138 |
0 |
0 |
| T42 |
0 |
237 |
0 |
0 |
| T46 |
0 |
154 |
0 |
0 |
| T77 |
0 |
1153 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
14647120 |
5944029 |
0 |
0 |
| T1 |
1407 |
983 |
0 |
0 |
| T2 |
2500 |
0 |
0 |
0 |
| T3 |
5054 |
2829 |
0 |
0 |
| T4 |
3646 |
1266 |
0 |
0 |
| T5 |
4474 |
2631 |
0 |
0 |
| T6 |
2359 |
648 |
0 |
0 |
| T7 |
863 |
0 |
0 |
0 |
| T8 |
4021 |
0 |
0 |
0 |
| T9 |
22044 |
11506 |
0 |
0 |
| T10 |
15320 |
6550 |
0 |
0 |
| T30 |
0 |
1226 |
0 |
0 |
| T36 |
0 |
22409 |
0 |
0 |
| T42 |
0 |
891 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
14647120 |
175438 |
0 |
0 |
| T1 |
1407 |
11 |
0 |
0 |
| T2 |
2500 |
0 |
0 |
0 |
| T3 |
5054 |
0 |
0 |
0 |
| T4 |
3646 |
66 |
0 |
0 |
| T5 |
4474 |
0 |
0 |
0 |
| T6 |
2359 |
0 |
0 |
0 |
| T7 |
863 |
0 |
0 |
0 |
| T8 |
4021 |
0 |
0 |
0 |
| T9 |
22044 |
698 |
0 |
0 |
| T10 |
15320 |
0 |
0 |
0 |
| T30 |
0 |
12 |
0 |
0 |
| T32 |
0 |
143 |
0 |
0 |
| T36 |
0 |
1122 |
0 |
0 |
| T37 |
0 |
1138 |
0 |
0 |
| T42 |
0 |
237 |
0 |
0 |
| T46 |
0 |
154 |
0 |
0 |
| T77 |
0 |
1153 |
0 |
0 |