Line Coverage for Module : 
pwrmgr_rstmgr_sva_if
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| ALWAYS | 33 | 1 | 1 | 100.00 | 
32                      
33         1/1            always_comb reset_or_disable = !rst_slow_ni || disable_sva;
           Tests:       T1 T2 T3 
Cond Coverage for Module : 
pwrmgr_rstmgr_sva_if
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T3,T4 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T40,T16,T23 | 
Assert Coverage for Module : 
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
17656601 | 
4972 | 
0 | 
0 | 
| T1 | 
1464 | 
1 | 
0 | 
0 | 
| T2 | 
2665 | 
0 | 
0 | 
0 | 
| T3 | 
3830 | 
0 | 
0 | 
0 | 
| T4 | 
17065 | 
0 | 
0 | 
0 | 
| T5 | 
1710 | 
1 | 
0 | 
0 | 
| T6 | 
3250 | 
0 | 
0 | 
0 | 
| T7 | 
6948 | 
0 | 
0 | 
0 | 
| T8 | 
16691 | 
20 | 
0 | 
0 | 
| T9 | 
2438 | 
0 | 
0 | 
0 | 
| T10 | 
6648 | 
0 | 
0 | 
0 | 
| T16 | 
0 | 
18 | 
0 | 
0 | 
| T23 | 
0 | 
12 | 
0 | 
0 | 
| T26 | 
0 | 
17 | 
0 | 
0 | 
| T31 | 
0 | 
1 | 
0 | 
0 | 
| T35 | 
0 | 
3 | 
0 | 
0 | 
| T37 | 
0 | 
17 | 
0 | 
0 | 
| T40 | 
0 | 
3 | 
0 | 
0 | 
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
17656601 | 
199515 | 
0 | 
0 | 
| T1 | 
1464 | 
11 | 
0 | 
0 | 
| T2 | 
2665 | 
0 | 
0 | 
0 | 
| T3 | 
3830 | 
0 | 
0 | 
0 | 
| T4 | 
17065 | 
0 | 
0 | 
0 | 
| T5 | 
1710 | 
24 | 
0 | 
0 | 
| T6 | 
3250 | 
0 | 
0 | 
0 | 
| T7 | 
6948 | 
0 | 
0 | 
0 | 
| T8 | 
16691 | 
414 | 
0 | 
0 | 
| T9 | 
2438 | 
0 | 
0 | 
0 | 
| T10 | 
6648 | 
0 | 
0 | 
0 | 
| T16 | 
0 | 
515 | 
0 | 
0 | 
| T23 | 
0 | 
289 | 
0 | 
0 | 
| T26 | 
0 | 
930 | 
0 | 
0 | 
| T31 | 
0 | 
12 | 
0 | 
0 | 
| T35 | 
0 | 
174 | 
0 | 
0 | 
| T37 | 
0 | 
941 | 
0 | 
0 | 
| T40 | 
0 | 
248 | 
0 | 
0 | 
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
17656601 | 
7283304 | 
0 | 
0 | 
| T1 | 
1464 | 
1184 | 
0 | 
0 | 
| T2 | 
2665 | 
0 | 
0 | 
0 | 
| T3 | 
3830 | 
1247 | 
0 | 
0 | 
| T4 | 
17065 | 
8553 | 
0 | 
0 | 
| T5 | 
1710 | 
384 | 
0 | 
0 | 
| T6 | 
3250 | 
500 | 
0 | 
0 | 
| T7 | 
6948 | 
0 | 
0 | 
0 | 
| T8 | 
16691 | 
8296 | 
0 | 
0 | 
| T9 | 
2438 | 
0 | 
0 | 
0 | 
| T10 | 
6648 | 
5053 | 
0 | 
0 | 
| T31 | 
0 | 
1102 | 
0 | 
0 | 
| T37 | 
0 | 
25294 | 
0 | 
0 | 
| T40 | 
0 | 
290 | 
0 | 
0 | 
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
17656601 | 
199535 | 
0 | 
0 | 
| T1 | 
1464 | 
11 | 
0 | 
0 | 
| T2 | 
2665 | 
0 | 
0 | 
0 | 
| T3 | 
3830 | 
0 | 
0 | 
0 | 
| T4 | 
17065 | 
0 | 
0 | 
0 | 
| T5 | 
1710 | 
24 | 
0 | 
0 | 
| T6 | 
3250 | 
0 | 
0 | 
0 | 
| T7 | 
6948 | 
0 | 
0 | 
0 | 
| T8 | 
16691 | 
414 | 
0 | 
0 | 
| T9 | 
2438 | 
0 | 
0 | 
0 | 
| T10 | 
6648 | 
0 | 
0 | 
0 | 
| T16 | 
0 | 
515 | 
0 | 
0 | 
| T23 | 
0 | 
289 | 
0 | 
0 | 
| T26 | 
0 | 
930 | 
0 | 
0 | 
| T31 | 
0 | 
12 | 
0 | 
0 | 
| T35 | 
0 | 
174 | 
0 | 
0 | 
| T37 | 
0 | 
941 | 
0 | 
0 | 
| T40 | 
0 | 
248 | 
0 | 
0 | 
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
17656601 | 
4972 | 
0 | 
0 | 
| T1 | 
1464 | 
1 | 
0 | 
0 | 
| T2 | 
2665 | 
0 | 
0 | 
0 | 
| T3 | 
3830 | 
0 | 
0 | 
0 | 
| T4 | 
17065 | 
0 | 
0 | 
0 | 
| T5 | 
1710 | 
1 | 
0 | 
0 | 
| T6 | 
3250 | 
0 | 
0 | 
0 | 
| T7 | 
6948 | 
0 | 
0 | 
0 | 
| T8 | 
16691 | 
20 | 
0 | 
0 | 
| T9 | 
2438 | 
0 | 
0 | 
0 | 
| T10 | 
6648 | 
0 | 
0 | 
0 | 
| T16 | 
0 | 
18 | 
0 | 
0 | 
| T23 | 
0 | 
12 | 
0 | 
0 | 
| T26 | 
0 | 
17 | 
0 | 
0 | 
| T31 | 
0 | 
1 | 
0 | 
0 | 
| T35 | 
0 | 
3 | 
0 | 
0 | 
| T37 | 
0 | 
17 | 
0 | 
0 | 
| T40 | 
0 | 
3 | 
0 | 
0 | 
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
17656601 | 
199515 | 
0 | 
0 | 
| T1 | 
1464 | 
11 | 
0 | 
0 | 
| T2 | 
2665 | 
0 | 
0 | 
0 | 
| T3 | 
3830 | 
0 | 
0 | 
0 | 
| T4 | 
17065 | 
0 | 
0 | 
0 | 
| T5 | 
1710 | 
24 | 
0 | 
0 | 
| T6 | 
3250 | 
0 | 
0 | 
0 | 
| T7 | 
6948 | 
0 | 
0 | 
0 | 
| T8 | 
16691 | 
414 | 
0 | 
0 | 
| T9 | 
2438 | 
0 | 
0 | 
0 | 
| T10 | 
6648 | 
0 | 
0 | 
0 | 
| T16 | 
0 | 
515 | 
0 | 
0 | 
| T23 | 
0 | 
289 | 
0 | 
0 | 
| T26 | 
0 | 
930 | 
0 | 
0 | 
| T31 | 
0 | 
12 | 
0 | 
0 | 
| T35 | 
0 | 
174 | 
0 | 
0 | 
| T37 | 
0 | 
941 | 
0 | 
0 | 
| T40 | 
0 | 
248 | 
0 | 
0 | 
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
17656601 | 
7283304 | 
0 | 
0 | 
| T1 | 
1464 | 
1184 | 
0 | 
0 | 
| T2 | 
2665 | 
0 | 
0 | 
0 | 
| T3 | 
3830 | 
1247 | 
0 | 
0 | 
| T4 | 
17065 | 
8553 | 
0 | 
0 | 
| T5 | 
1710 | 
384 | 
0 | 
0 | 
| T6 | 
3250 | 
500 | 
0 | 
0 | 
| T7 | 
6948 | 
0 | 
0 | 
0 | 
| T8 | 
16691 | 
8296 | 
0 | 
0 | 
| T9 | 
2438 | 
0 | 
0 | 
0 | 
| T10 | 
6648 | 
5053 | 
0 | 
0 | 
| T31 | 
0 | 
1102 | 
0 | 
0 | 
| T37 | 
0 | 
25294 | 
0 | 
0 | 
| T40 | 
0 | 
290 | 
0 | 
0 | 
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
17656601 | 
199535 | 
0 | 
0 | 
| T1 | 
1464 | 
11 | 
0 | 
0 | 
| T2 | 
2665 | 
0 | 
0 | 
0 | 
| T3 | 
3830 | 
0 | 
0 | 
0 | 
| T4 | 
17065 | 
0 | 
0 | 
0 | 
| T5 | 
1710 | 
24 | 
0 | 
0 | 
| T6 | 
3250 | 
0 | 
0 | 
0 | 
| T7 | 
6948 | 
0 | 
0 | 
0 | 
| T8 | 
16691 | 
414 | 
0 | 
0 | 
| T9 | 
2438 | 
0 | 
0 | 
0 | 
| T10 | 
6648 | 
0 | 
0 | 
0 | 
| T16 | 
0 | 
515 | 
0 | 
0 | 
| T23 | 
0 | 
289 | 
0 | 
0 | 
| T26 | 
0 | 
930 | 
0 | 
0 | 
| T31 | 
0 | 
12 | 
0 | 
0 | 
| T35 | 
0 | 
174 | 
0 | 
0 | 
| T37 | 
0 | 
941 | 
0 | 
0 | 
| T40 | 
0 | 
248 | 
0 | 
0 |