Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11231730 |
13160 |
0 |
0 |
T1 |
49047 |
75 |
0 |
0 |
T2 |
1972 |
0 |
0 |
0 |
T3 |
2293 |
4 |
0 |
0 |
T4 |
2732 |
0 |
0 |
0 |
T5 |
22748 |
20 |
0 |
0 |
T6 |
9656 |
0 |
0 |
0 |
T7 |
4005 |
17 |
0 |
0 |
T8 |
25671 |
28 |
0 |
0 |
T9 |
24254 |
27 |
0 |
0 |
T10 |
4286 |
0 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T21 |
0 |
85 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11231730 |
121440 |
0 |
0 |
T1 |
49047 |
721 |
0 |
0 |
T2 |
1972 |
0 |
0 |
0 |
T3 |
2293 |
37 |
0 |
0 |
T4 |
2732 |
0 |
0 |
0 |
T5 |
22748 |
188 |
0 |
0 |
T6 |
9656 |
0 |
0 |
0 |
T7 |
4005 |
153 |
0 |
0 |
T8 |
25671 |
254 |
0 |
0 |
T9 |
24254 |
244 |
0 |
0 |
T10 |
4286 |
0 |
0 |
0 |
T11 |
0 |
38 |
0 |
0 |
T12 |
0 |
36 |
0 |
0 |
T21 |
0 |
782 |
0 |
0 |
T22 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11231730 |
6490461 |
0 |
0 |
T1 |
49047 |
31600 |
0 |
0 |
T2 |
1972 |
1352 |
0 |
0 |
T3 |
2293 |
1304 |
0 |
0 |
T4 |
2732 |
613 |
0 |
0 |
T5 |
22748 |
17291 |
0 |
0 |
T6 |
9656 |
9016 |
0 |
0 |
T7 |
4005 |
3211 |
0 |
0 |
T8 |
25671 |
17873 |
0 |
0 |
T9 |
24254 |
17072 |
0 |
0 |
T10 |
4286 |
910 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11231730 |
193264 |
0 |
0 |
T1 |
49047 |
1199 |
0 |
0 |
T2 |
1972 |
0 |
0 |
0 |
T3 |
2293 |
65 |
0 |
0 |
T4 |
2732 |
0 |
0 |
0 |
T5 |
22748 |
269 |
0 |
0 |
T6 |
9656 |
0 |
0 |
0 |
T7 |
4005 |
226 |
0 |
0 |
T8 |
25671 |
407 |
0 |
0 |
T9 |
24254 |
395 |
0 |
0 |
T10 |
4286 |
0 |
0 |
0 |
T11 |
0 |
70 |
0 |
0 |
T12 |
0 |
53 |
0 |
0 |
T21 |
0 |
1254 |
0 |
0 |
T22 |
0 |
71 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11231730 |
13160 |
0 |
0 |
T1 |
49047 |
75 |
0 |
0 |
T2 |
1972 |
0 |
0 |
0 |
T3 |
2293 |
4 |
0 |
0 |
T4 |
2732 |
0 |
0 |
0 |
T5 |
22748 |
20 |
0 |
0 |
T6 |
9656 |
0 |
0 |
0 |
T7 |
4005 |
17 |
0 |
0 |
T8 |
25671 |
28 |
0 |
0 |
T9 |
24254 |
27 |
0 |
0 |
T10 |
4286 |
0 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T21 |
0 |
85 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11231730 |
121440 |
0 |
0 |
T1 |
49047 |
721 |
0 |
0 |
T2 |
1972 |
0 |
0 |
0 |
T3 |
2293 |
37 |
0 |
0 |
T4 |
2732 |
0 |
0 |
0 |
T5 |
22748 |
188 |
0 |
0 |
T6 |
9656 |
0 |
0 |
0 |
T7 |
4005 |
153 |
0 |
0 |
T8 |
25671 |
254 |
0 |
0 |
T9 |
24254 |
244 |
0 |
0 |
T10 |
4286 |
0 |
0 |
0 |
T11 |
0 |
38 |
0 |
0 |
T12 |
0 |
36 |
0 |
0 |
T21 |
0 |
782 |
0 |
0 |
T22 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11231730 |
6490461 |
0 |
0 |
T1 |
49047 |
31600 |
0 |
0 |
T2 |
1972 |
1352 |
0 |
0 |
T3 |
2293 |
1304 |
0 |
0 |
T4 |
2732 |
613 |
0 |
0 |
T5 |
22748 |
17291 |
0 |
0 |
T6 |
9656 |
9016 |
0 |
0 |
T7 |
4005 |
3211 |
0 |
0 |
T8 |
25671 |
17873 |
0 |
0 |
T9 |
24254 |
17072 |
0 |
0 |
T10 |
4286 |
910 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11231730 |
193264 |
0 |
0 |
T1 |
49047 |
1199 |
0 |
0 |
T2 |
1972 |
0 |
0 |
0 |
T3 |
2293 |
65 |
0 |
0 |
T4 |
2732 |
0 |
0 |
0 |
T5 |
22748 |
269 |
0 |
0 |
T6 |
9656 |
0 |
0 |
0 |
T7 |
4005 |
226 |
0 |
0 |
T8 |
25671 |
407 |
0 |
0 |
T9 |
24254 |
395 |
0 |
0 |
T10 |
4286 |
0 |
0 |
0 |
T11 |
0 |
70 |
0 |
0 |
T12 |
0 |
53 |
0 |
0 |
T21 |
0 |
1254 |
0 |
0 |
T22 |
0 |
71 |
0 |
0 |