Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13227986 |
14422 |
0 |
0 |
T2 |
2209 |
4 |
0 |
0 |
T3 |
4587 |
4 |
0 |
0 |
T4 |
32496 |
35 |
0 |
0 |
T5 |
2562 |
0 |
0 |
0 |
T6 |
3099 |
0 |
0 |
0 |
T7 |
24730 |
53 |
0 |
0 |
T8 |
5669 |
0 |
0 |
0 |
T9 |
5492 |
0 |
0 |
0 |
T10 |
3608 |
4 |
0 |
0 |
T11 |
0 |
285 |
0 |
0 |
T12 |
0 |
166 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T22 |
0 |
248 |
0 |
0 |
T23 |
0 |
182 |
0 |
0 |
T24 |
1691 |
0 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13227986 |
132824 |
0 |
0 |
T2 |
2209 |
37 |
0 |
0 |
T3 |
4587 |
37 |
0 |
0 |
T4 |
32496 |
315 |
0 |
0 |
T5 |
2562 |
0 |
0 |
0 |
T6 |
3099 |
0 |
0 |
0 |
T7 |
24730 |
484 |
0 |
0 |
T8 |
5669 |
0 |
0 |
0 |
T9 |
5492 |
0 |
0 |
0 |
T10 |
3608 |
37 |
0 |
0 |
T11 |
0 |
2607 |
0 |
0 |
T12 |
0 |
1512 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T22 |
0 |
2240 |
0 |
0 |
T23 |
0 |
1651 |
0 |
0 |
T24 |
1691 |
0 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13227986 |
8465356 |
0 |
0 |
T1 |
1935 |
579 |
0 |
0 |
T2 |
2209 |
1253 |
0 |
0 |
T3 |
4587 |
3614 |
0 |
0 |
T4 |
32496 |
22678 |
0 |
0 |
T5 |
2562 |
961 |
0 |
0 |
T6 |
3099 |
2531 |
0 |
0 |
T7 |
24730 |
13891 |
0 |
0 |
T8 |
5669 |
570 |
0 |
0 |
T9 |
5492 |
564 |
0 |
0 |
T10 |
3608 |
2648 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13227986 |
212168 |
0 |
0 |
T2 |
2209 |
57 |
0 |
0 |
T3 |
4587 |
60 |
0 |
0 |
T4 |
32496 |
501 |
0 |
0 |
T5 |
2562 |
0 |
0 |
0 |
T6 |
3099 |
0 |
0 |
0 |
T7 |
24730 |
768 |
0 |
0 |
T8 |
5669 |
0 |
0 |
0 |
T9 |
5492 |
0 |
0 |
0 |
T10 |
3608 |
59 |
0 |
0 |
T11 |
0 |
4147 |
0 |
0 |
T12 |
0 |
2414 |
0 |
0 |
T13 |
0 |
58 |
0 |
0 |
T22 |
0 |
3606 |
0 |
0 |
T23 |
0 |
2628 |
0 |
0 |
T24 |
1691 |
0 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13227986 |
14422 |
0 |
0 |
T2 |
2209 |
4 |
0 |
0 |
T3 |
4587 |
4 |
0 |
0 |
T4 |
32496 |
35 |
0 |
0 |
T5 |
2562 |
0 |
0 |
0 |
T6 |
3099 |
0 |
0 |
0 |
T7 |
24730 |
53 |
0 |
0 |
T8 |
5669 |
0 |
0 |
0 |
T9 |
5492 |
0 |
0 |
0 |
T10 |
3608 |
4 |
0 |
0 |
T11 |
0 |
285 |
0 |
0 |
T12 |
0 |
166 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T22 |
0 |
248 |
0 |
0 |
T23 |
0 |
182 |
0 |
0 |
T24 |
1691 |
0 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13227986 |
132824 |
0 |
0 |
T2 |
2209 |
37 |
0 |
0 |
T3 |
4587 |
37 |
0 |
0 |
T4 |
32496 |
315 |
0 |
0 |
T5 |
2562 |
0 |
0 |
0 |
T6 |
3099 |
0 |
0 |
0 |
T7 |
24730 |
484 |
0 |
0 |
T8 |
5669 |
0 |
0 |
0 |
T9 |
5492 |
0 |
0 |
0 |
T10 |
3608 |
37 |
0 |
0 |
T11 |
0 |
2607 |
0 |
0 |
T12 |
0 |
1512 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T22 |
0 |
2240 |
0 |
0 |
T23 |
0 |
1651 |
0 |
0 |
T24 |
1691 |
0 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13227986 |
8465356 |
0 |
0 |
T1 |
1935 |
579 |
0 |
0 |
T2 |
2209 |
1253 |
0 |
0 |
T3 |
4587 |
3614 |
0 |
0 |
T4 |
32496 |
22678 |
0 |
0 |
T5 |
2562 |
961 |
0 |
0 |
T6 |
3099 |
2531 |
0 |
0 |
T7 |
24730 |
13891 |
0 |
0 |
T8 |
5669 |
570 |
0 |
0 |
T9 |
5492 |
564 |
0 |
0 |
T10 |
3608 |
2648 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13227986 |
212168 |
0 |
0 |
T2 |
2209 |
57 |
0 |
0 |
T3 |
4587 |
60 |
0 |
0 |
T4 |
32496 |
501 |
0 |
0 |
T5 |
2562 |
0 |
0 |
0 |
T6 |
3099 |
0 |
0 |
0 |
T7 |
24730 |
768 |
0 |
0 |
T8 |
5669 |
0 |
0 |
0 |
T9 |
5492 |
0 |
0 |
0 |
T10 |
3608 |
59 |
0 |
0 |
T11 |
0 |
4147 |
0 |
0 |
T12 |
0 |
2414 |
0 |
0 |
T13 |
0 |
58 |
0 |
0 |
T22 |
0 |
3606 |
0 |
0 |
T23 |
0 |
2628 |
0 |
0 |
T24 |
1691 |
0 |
0 |
0 |