Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T4,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11125207 |
12594 |
0 |
0 |
T1 |
2530 |
7 |
0 |
0 |
T2 |
48897 |
75 |
0 |
0 |
T3 |
1455 |
0 |
0 |
0 |
T4 |
4693 |
0 |
0 |
0 |
T5 |
3167 |
0 |
0 |
0 |
T6 |
41969 |
75 |
0 |
0 |
T7 |
8716 |
0 |
0 |
0 |
T8 |
1913 |
7 |
0 |
0 |
T9 |
31122 |
30 |
0 |
0 |
T10 |
41909 |
75 |
0 |
0 |
T11 |
0 |
252 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
0 |
75 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11125207 |
116242 |
0 |
0 |
T1 |
2530 |
63 |
0 |
0 |
T2 |
48897 |
716 |
0 |
0 |
T3 |
1455 |
0 |
0 |
0 |
T4 |
4693 |
0 |
0 |
0 |
T5 |
3167 |
0 |
0 |
0 |
T6 |
41969 |
717 |
0 |
0 |
T7 |
8716 |
0 |
0 |
0 |
T8 |
1913 |
63 |
0 |
0 |
T9 |
31122 |
278 |
0 |
0 |
T10 |
41909 |
716 |
0 |
0 |
T11 |
0 |
2277 |
0 |
0 |
T12 |
0 |
38 |
0 |
0 |
T22 |
0 |
37 |
0 |
0 |
T23 |
0 |
705 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11125207 |
6287688 |
0 |
0 |
T1 |
2530 |
1803 |
0 |
0 |
T2 |
48897 |
31486 |
0 |
0 |
T3 |
1455 |
858 |
0 |
0 |
T4 |
4693 |
796 |
0 |
0 |
T5 |
3167 |
790 |
0 |
0 |
T6 |
41969 |
24743 |
0 |
0 |
T7 |
8716 |
8067 |
0 |
0 |
T8 |
1913 |
1259 |
0 |
0 |
T9 |
31122 |
22976 |
0 |
0 |
T10 |
41909 |
24631 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11125207 |
185953 |
0 |
0 |
T1 |
2530 |
101 |
0 |
0 |
T2 |
48897 |
1106 |
0 |
0 |
T3 |
1455 |
0 |
0 |
0 |
T4 |
4693 |
0 |
0 |
0 |
T5 |
3167 |
0 |
0 |
0 |
T6 |
41969 |
1122 |
0 |
0 |
T7 |
8716 |
0 |
0 |
0 |
T8 |
1913 |
85 |
0 |
0 |
T9 |
31122 |
456 |
0 |
0 |
T10 |
41909 |
1108 |
0 |
0 |
T11 |
0 |
3598 |
0 |
0 |
T12 |
0 |
69 |
0 |
0 |
T22 |
0 |
46 |
0 |
0 |
T23 |
0 |
1135 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11125207 |
12594 |
0 |
0 |
T1 |
2530 |
7 |
0 |
0 |
T2 |
48897 |
75 |
0 |
0 |
T3 |
1455 |
0 |
0 |
0 |
T4 |
4693 |
0 |
0 |
0 |
T5 |
3167 |
0 |
0 |
0 |
T6 |
41969 |
75 |
0 |
0 |
T7 |
8716 |
0 |
0 |
0 |
T8 |
1913 |
7 |
0 |
0 |
T9 |
31122 |
30 |
0 |
0 |
T10 |
41909 |
75 |
0 |
0 |
T11 |
0 |
252 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
0 |
75 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11125207 |
116242 |
0 |
0 |
T1 |
2530 |
63 |
0 |
0 |
T2 |
48897 |
716 |
0 |
0 |
T3 |
1455 |
0 |
0 |
0 |
T4 |
4693 |
0 |
0 |
0 |
T5 |
3167 |
0 |
0 |
0 |
T6 |
41969 |
717 |
0 |
0 |
T7 |
8716 |
0 |
0 |
0 |
T8 |
1913 |
63 |
0 |
0 |
T9 |
31122 |
278 |
0 |
0 |
T10 |
41909 |
716 |
0 |
0 |
T11 |
0 |
2277 |
0 |
0 |
T12 |
0 |
38 |
0 |
0 |
T22 |
0 |
37 |
0 |
0 |
T23 |
0 |
705 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11125207 |
6287688 |
0 |
0 |
T1 |
2530 |
1803 |
0 |
0 |
T2 |
48897 |
31486 |
0 |
0 |
T3 |
1455 |
858 |
0 |
0 |
T4 |
4693 |
796 |
0 |
0 |
T5 |
3167 |
790 |
0 |
0 |
T6 |
41969 |
24743 |
0 |
0 |
T7 |
8716 |
8067 |
0 |
0 |
T8 |
1913 |
1259 |
0 |
0 |
T9 |
31122 |
22976 |
0 |
0 |
T10 |
41909 |
24631 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11125207 |
185953 |
0 |
0 |
T1 |
2530 |
101 |
0 |
0 |
T2 |
48897 |
1106 |
0 |
0 |
T3 |
1455 |
0 |
0 |
0 |
T4 |
4693 |
0 |
0 |
0 |
T5 |
3167 |
0 |
0 |
0 |
T6 |
41969 |
1122 |
0 |
0 |
T7 |
8716 |
0 |
0 |
0 |
T8 |
1913 |
85 |
0 |
0 |
T9 |
31122 |
456 |
0 |
0 |
T10 |
41909 |
1108 |
0 |
0 |
T11 |
0 |
3598 |
0 |
0 |
T12 |
0 |
69 |
0 |
0 |
T22 |
0 |
46 |
0 |
0 |
T23 |
0 |
1135 |
0 |
0 |