Line Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16665 |
16665 |
0 |
0 |
T1 |
33 |
33 |
0 |
0 |
T2 |
33 |
33 |
0 |
0 |
T3 |
33 |
33 |
0 |
0 |
T4 |
33 |
33 |
0 |
0 |
T5 |
33 |
33 |
0 |
0 |
T6 |
33 |
33 |
0 |
0 |
T7 |
33 |
33 |
0 |
0 |
T8 |
33 |
33 |
0 |
0 |
T9 |
33 |
33 |
0 |
0 |
T10 |
33 |
33 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365885024 |
205779371 |
0 |
0 |
T1 |
90182 |
57041 |
0 |
0 |
T2 |
99351 |
22984 |
0 |
0 |
T3 |
113238 |
79933 |
0 |
0 |
T4 |
50772 |
29653 |
0 |
0 |
T5 |
59554 |
36451 |
0 |
0 |
T6 |
87479 |
65391 |
0 |
0 |
T7 |
93142 |
22045 |
0 |
0 |
T8 |
88697 |
56651 |
0 |
0 |
T9 |
175773 |
18470 |
0 |
0 |
T10 |
214484 |
193267 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365885024 |
205779371 |
0 |
0 |
T1 |
90182 |
57041 |
0 |
0 |
T2 |
99351 |
22984 |
0 |
0 |
T3 |
113238 |
79933 |
0 |
0 |
T4 |
50772 |
29653 |
0 |
0 |
T5 |
59554 |
36451 |
0 |
0 |
T6 |
87479 |
65391 |
0 |
0 |
T7 |
93142 |
22045 |
0 |
0 |
T8 |
88697 |
56651 |
0 |
0 |
T9 |
175773 |
18470 |
0 |
0 |
T10 |
214484 |
193267 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12494304 |
7301771 |
0 |
0 |
T1 |
2822 |
1873 |
0 |
0 |
T2 |
3191 |
872 |
0 |
0 |
T3 |
3574 |
2621 |
0 |
0 |
T4 |
1556 |
917 |
0 |
0 |
T5 |
2146 |
1507 |
0 |
0 |
T6 |
3095 |
2447 |
0 |
0 |
T7 |
2934 |
829 |
0 |
0 |
T8 |
2969 |
1963 |
0 |
0 |
T9 |
5853 |
710 |
0 |
0 |
T10 |
6516 |
5875 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12494304 |
7301771 |
0 |
0 |
T1 |
2822 |
1873 |
0 |
0 |
T2 |
3191 |
872 |
0 |
0 |
T3 |
3574 |
2621 |
0 |
0 |
T4 |
1556 |
917 |
0 |
0 |
T5 |
2146 |
1507 |
0 |
0 |
T6 |
3095 |
2447 |
0 |
0 |
T7 |
2934 |
829 |
0 |
0 |
T8 |
2969 |
1963 |
0 |
0 |
T9 |
5853 |
710 |
0 |
0 |
T10 |
6516 |
5875 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T3 T8
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T3 T8
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11043460 |
6202425 |
0 |
0 |
T1 |
2730 |
1724 |
0 |
0 |
T2 |
3005 |
691 |
0 |
0 |
T3 |
3427 |
2416 |
0 |
0 |
T4 |
1538 |
898 |
0 |
0 |
T5 |
1794 |
1092 |
0 |
0 |
T6 |
2637 |
1967 |
0 |
0 |
T7 |
2819 |
663 |
0 |
0 |
T8 |
2679 |
1709 |
0 |
0 |
T9 |
5310 |
555 |
0 |
0 |
T10 |
6499 |
5856 |
0 |
0 |