Line Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16665 |
16665 |
0 |
0 |
T1 |
33 |
33 |
0 |
0 |
T2 |
33 |
33 |
0 |
0 |
T3 |
33 |
33 |
0 |
0 |
T4 |
33 |
33 |
0 |
0 |
T5 |
33 |
33 |
0 |
0 |
T6 |
33 |
33 |
0 |
0 |
T7 |
33 |
33 |
0 |
0 |
T8 |
33 |
33 |
0 |
0 |
T9 |
33 |
33 |
0 |
0 |
T10 |
33 |
33 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372036963 |
215803071 |
0 |
0 |
T1 |
170153 |
30745 |
0 |
0 |
T2 |
78446 |
46495 |
0 |
0 |
T3 |
113053 |
81582 |
0 |
0 |
T4 |
216566 |
20519 |
0 |
0 |
T5 |
172896 |
144600 |
0 |
0 |
T6 |
59640 |
39091 |
0 |
0 |
T7 |
126058 |
29482 |
0 |
0 |
T8 |
355848 |
335332 |
0 |
0 |
T9 |
82135 |
48898 |
0 |
0 |
T10 |
101925 |
70654 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372036963 |
215803071 |
0 |
0 |
T1 |
170153 |
30745 |
0 |
0 |
T2 |
78446 |
46495 |
0 |
0 |
T3 |
113053 |
81582 |
0 |
0 |
T4 |
216566 |
20519 |
0 |
0 |
T5 |
172896 |
144600 |
0 |
0 |
T6 |
59640 |
39091 |
0 |
0 |
T7 |
126058 |
29482 |
0 |
0 |
T8 |
355848 |
335332 |
0 |
0 |
T9 |
82135 |
48898 |
0 |
0 |
T10 |
101925 |
70654 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12689251 |
7605023 |
0 |
0 |
T1 |
5289 |
1209 |
0 |
0 |
T2 |
2702 |
1695 |
0 |
0 |
T3 |
3709 |
2670 |
0 |
0 |
T4 |
7222 |
807 |
0 |
0 |
T5 |
6400 |
5752 |
0 |
0 |
T6 |
1848 |
1203 |
0 |
0 |
T7 |
3978 |
1162 |
0 |
0 |
T8 |
10824 |
10180 |
0 |
0 |
T9 |
2583 |
1634 |
0 |
0 |
T10 |
3461 |
2430 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12689251 |
7605023 |
0 |
0 |
T1 |
5289 |
1209 |
0 |
0 |
T2 |
2702 |
1695 |
0 |
0 |
T3 |
3709 |
2670 |
0 |
0 |
T4 |
7222 |
807 |
0 |
0 |
T5 |
6400 |
5752 |
0 |
0 |
T6 |
1848 |
1203 |
0 |
0 |
T7 |
3978 |
1162 |
0 |
0 |
T8 |
10824 |
10180 |
0 |
0 |
T9 |
2583 |
1634 |
0 |
0 |
T10 |
3461 |
2430 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T3 T9
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T3 T9
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11229616 |
6506189 |
0 |
0 |
T1 |
5152 |
923 |
0 |
0 |
T2 |
2367 |
1400 |
0 |
0 |
T3 |
3417 |
2466 |
0 |
0 |
T4 |
6542 |
616 |
0 |
0 |
T5 |
5203 |
4339 |
0 |
0 |
T6 |
1806 |
1184 |
0 |
0 |
T7 |
3815 |
885 |
0 |
0 |
T8 |
10782 |
10161 |
0 |
0 |
T9 |
2486 |
1477 |
0 |
0 |
T10 |
3077 |
2132 |
0 |
0 |