Line Coverage for Module : 
rstmgr_ctrl
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 47 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 52 | 1 | 1 | 100.00 | 
46                        );
47         1/1            assign rst_no[DomainAonSel] = rst_aon_n;
           Tests:       T1 T2 T3 
48                      
49                        // the non-always-on domains
50                        // These reset whenever the always on domain reset, to ensure power definition consistency.
51                        // By extension, they also reset whenever the root (rst_ni) resets
52         1/1            assign rst_pd_nd = ~rst_req_i[Domain0Sel +: OffDomains];
           Tests:       T1 T2 T3 
Cond Coverage for Module : 
rstmgr_ctrl
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       59
 EXPRESSION (rst_aon_n & rst_parent_ni[(DomainPdStartIdx + 0)])
             ----1----   ------------------2------------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_lc_src
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 47 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 52 | 1 | 1 | 100.00 | 
46                        );
47         1/1            assign rst_no[DomainAonSel] = rst_aon_n;
           Tests:       T1 T2 T3 
48                      
49                        // the non-always-on domains
50                        // These reset whenever the always on domain reset, to ensure power definition consistency.
51                        // By extension, they also reset whenever the root (rst_ni) resets
52         1/1            assign rst_pd_nd = ~rst_req_i[Domain0Sel +: OffDomains];
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_lc_src
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       59
 EXPRESSION (rst_aon_n & rst_parent_ni[(DomainPdStartIdx + 0)])
             ----1----   ------------------2------------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_sys_src
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 47 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 52 | 1 | 1 | 100.00 | 
46                        );
47         1/1            assign rst_no[DomainAonSel] = rst_aon_n;
           Tests:       T1 T2 T3 
48                      
49                        // the non-always-on domains
50                        // These reset whenever the always on domain reset, to ensure power definition consistency.
51                        // By extension, they also reset whenever the root (rst_ni) resets
52         1/1            assign rst_pd_nd = ~rst_req_i[Domain0Sel +: OffDomains];
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_sys_src
 | Total | Covered | Percent | 
| Conditions | 3 | 3 | 100.00 | 
| Logical | 3 | 3 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       59
 EXPRESSION (rst_aon_n & rst_parent_ni[(DomainPdStartIdx + 0)])
             ----1----   ------------------2------------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T2,T3,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 |