Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
32
33 1/1 always_comb reset_or_disable = !rst_slow_ni || disable_sva;
Tests: T1 T2 T3
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T4,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11498983 |
13197 |
0 |
0 |
| T2 |
1496 |
3 |
0 |
0 |
| T3 |
1698 |
0 |
0 |
0 |
| T4 |
3347 |
4 |
0 |
0 |
| T5 |
2658 |
4 |
0 |
0 |
| T6 |
6754 |
0 |
0 |
0 |
| T7 |
7765 |
0 |
0 |
0 |
| T8 |
3701 |
0 |
0 |
0 |
| T9 |
1495 |
0 |
0 |
0 |
| T10 |
2551 |
7 |
0 |
0 |
| T11 |
2141 |
4 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
0 |
8 |
0 |
0 |
| T22 |
0 |
4 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11498983 |
121739 |
0 |
0 |
| T2 |
1496 |
27 |
0 |
0 |
| T3 |
1698 |
0 |
0 |
0 |
| T4 |
3347 |
37 |
0 |
0 |
| T5 |
2658 |
37 |
0 |
0 |
| T6 |
6754 |
0 |
0 |
0 |
| T7 |
7765 |
0 |
0 |
0 |
| T8 |
3701 |
0 |
0 |
0 |
| T9 |
1495 |
0 |
0 |
0 |
| T10 |
2551 |
63 |
0 |
0 |
| T11 |
2141 |
38 |
0 |
0 |
| T13 |
0 |
37 |
0 |
0 |
| T14 |
0 |
72 |
0 |
0 |
| T22 |
0 |
38 |
0 |
0 |
| T23 |
0 |
38 |
0 |
0 |
| T24 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11498983 |
6726553 |
0 |
0 |
| T1 |
2724 |
779 |
0 |
0 |
| T2 |
1496 |
815 |
0 |
0 |
| T3 |
1698 |
1127 |
0 |
0 |
| T4 |
3347 |
2326 |
0 |
0 |
| T5 |
2658 |
1698 |
0 |
0 |
| T6 |
6754 |
631 |
0 |
0 |
| T7 |
7765 |
7138 |
0 |
0 |
| T8 |
3701 |
648 |
0 |
0 |
| T9 |
1495 |
870 |
0 |
0 |
| T10 |
2551 |
1800 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11498983 |
193403 |
0 |
0 |
| T2 |
1496 |
40 |
0 |
0 |
| T3 |
1698 |
0 |
0 |
0 |
| T4 |
3347 |
70 |
0 |
0 |
| T5 |
2658 |
62 |
0 |
0 |
| T6 |
6754 |
0 |
0 |
0 |
| T7 |
7765 |
0 |
0 |
0 |
| T8 |
3701 |
0 |
0 |
0 |
| T9 |
1495 |
0 |
0 |
0 |
| T10 |
2551 |
102 |
0 |
0 |
| T11 |
2141 |
64 |
0 |
0 |
| T13 |
0 |
69 |
0 |
0 |
| T14 |
0 |
126 |
0 |
0 |
| T22 |
0 |
51 |
0 |
0 |
| T23 |
0 |
55 |
0 |
0 |
| T24 |
0 |
49 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11498983 |
13197 |
0 |
0 |
| T2 |
1496 |
3 |
0 |
0 |
| T3 |
1698 |
0 |
0 |
0 |
| T4 |
3347 |
4 |
0 |
0 |
| T5 |
2658 |
4 |
0 |
0 |
| T6 |
6754 |
0 |
0 |
0 |
| T7 |
7765 |
0 |
0 |
0 |
| T8 |
3701 |
0 |
0 |
0 |
| T9 |
1495 |
0 |
0 |
0 |
| T10 |
2551 |
7 |
0 |
0 |
| T11 |
2141 |
4 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
0 |
8 |
0 |
0 |
| T22 |
0 |
4 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11498983 |
121739 |
0 |
0 |
| T2 |
1496 |
27 |
0 |
0 |
| T3 |
1698 |
0 |
0 |
0 |
| T4 |
3347 |
37 |
0 |
0 |
| T5 |
2658 |
37 |
0 |
0 |
| T6 |
6754 |
0 |
0 |
0 |
| T7 |
7765 |
0 |
0 |
0 |
| T8 |
3701 |
0 |
0 |
0 |
| T9 |
1495 |
0 |
0 |
0 |
| T10 |
2551 |
63 |
0 |
0 |
| T11 |
2141 |
38 |
0 |
0 |
| T13 |
0 |
37 |
0 |
0 |
| T14 |
0 |
72 |
0 |
0 |
| T22 |
0 |
38 |
0 |
0 |
| T23 |
0 |
38 |
0 |
0 |
| T24 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11498983 |
6726553 |
0 |
0 |
| T1 |
2724 |
779 |
0 |
0 |
| T2 |
1496 |
815 |
0 |
0 |
| T3 |
1698 |
1127 |
0 |
0 |
| T4 |
3347 |
2326 |
0 |
0 |
| T5 |
2658 |
1698 |
0 |
0 |
| T6 |
6754 |
631 |
0 |
0 |
| T7 |
7765 |
7138 |
0 |
0 |
| T8 |
3701 |
648 |
0 |
0 |
| T9 |
1495 |
870 |
0 |
0 |
| T10 |
2551 |
1800 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11498983 |
193403 |
0 |
0 |
| T2 |
1496 |
40 |
0 |
0 |
| T3 |
1698 |
0 |
0 |
0 |
| T4 |
3347 |
70 |
0 |
0 |
| T5 |
2658 |
62 |
0 |
0 |
| T6 |
6754 |
0 |
0 |
0 |
| T7 |
7765 |
0 |
0 |
0 |
| T8 |
3701 |
0 |
0 |
0 |
| T9 |
1495 |
0 |
0 |
0 |
| T10 |
2551 |
102 |
0 |
0 |
| T11 |
2141 |
64 |
0 |
0 |
| T13 |
0 |
69 |
0 |
0 |
| T14 |
0 |
126 |
0 |
0 |
| T22 |
0 |
51 |
0 |
0 |
| T23 |
0 |
55 |
0 |
0 |
| T24 |
0 |
49 |
0 |
0 |