Line Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16500 |
16500 |
0 |
0 |
T1 |
33 |
33 |
0 |
0 |
T2 |
33 |
33 |
0 |
0 |
T3 |
33 |
33 |
0 |
0 |
T4 |
33 |
33 |
0 |
0 |
T5 |
33 |
33 |
0 |
0 |
T6 |
33 |
33 |
0 |
0 |
T7 |
33 |
33 |
0 |
0 |
T8 |
33 |
33 |
0 |
0 |
T9 |
33 |
33 |
0 |
0 |
T10 |
33 |
33 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380895791 |
221735082 |
0 |
0 |
T1 |
90006 |
25537 |
0 |
0 |
T2 |
49503 |
26683 |
0 |
0 |
T3 |
56124 |
37078 |
0 |
0 |
T4 |
110548 |
76979 |
0 |
0 |
T5 |
88052 |
56168 |
0 |
0 |
T6 |
223325 |
19694 |
0 |
0 |
T7 |
256287 |
235474 |
0 |
0 |
T8 |
122199 |
21326 |
0 |
0 |
T9 |
49377 |
28597 |
0 |
0 |
T10 |
84579 |
59607 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380895791 |
221735082 |
0 |
0 |
T1 |
90006 |
25537 |
0 |
0 |
T2 |
49503 |
26683 |
0 |
0 |
T3 |
56124 |
37078 |
0 |
0 |
T4 |
110548 |
76979 |
0 |
0 |
T5 |
88052 |
56168 |
0 |
0 |
T6 |
223325 |
19694 |
0 |
0 |
T7 |
256287 |
235474 |
0 |
0 |
T8 |
122199 |
21326 |
0 |
0 |
T9 |
49377 |
28597 |
0 |
0 |
T10 |
84579 |
59607 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12928335 |
7790602 |
0 |
0 |
T1 |
2838 |
865 |
0 |
0 |
T2 |
1631 |
987 |
0 |
0 |
T3 |
1788 |
1142 |
0 |
0 |
T4 |
3444 |
2483 |
0 |
0 |
T5 |
2996 |
1992 |
0 |
0 |
T6 |
7197 |
782 |
0 |
0 |
T7 |
7807 |
7154 |
0 |
0 |
T8 |
3767 |
846 |
0 |
0 |
T9 |
1537 |
885 |
0 |
0 |
T10 |
2947 |
2295 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12928335 |
7790602 |
0 |
0 |
T1 |
2838 |
865 |
0 |
0 |
T2 |
1631 |
987 |
0 |
0 |
T3 |
1788 |
1142 |
0 |
0 |
T4 |
3444 |
2483 |
0 |
0 |
T5 |
2996 |
1992 |
0 |
0 |
T6 |
7197 |
782 |
0 |
0 |
T7 |
7807 |
7154 |
0 |
0 |
T8 |
3767 |
846 |
0 |
0 |
T9 |
1537 |
885 |
0 |
0 |
T10 |
2947 |
2295 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T4 T5 T11
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T4 T5 T11
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
500 |
500 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11498983 |
6685765 |
0 |
0 |
T1 |
2724 |
771 |
0 |
0 |
T2 |
1496 |
803 |
0 |
0 |
T3 |
1698 |
1123 |
0 |
0 |
T4 |
3347 |
2328 |
0 |
0 |
T5 |
2658 |
1693 |
0 |
0 |
T6 |
6754 |
591 |
0 |
0 |
T7 |
7765 |
7135 |
0 |
0 |
T8 |
3701 |
640 |
0 |
0 |
T9 |
1495 |
866 |
0 |
0 |
T10 |
2551 |
1791 |
0 |
0 |