Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
32
33 1/1 always_comb reset_or_disable = !rst_slow_ni || disable_sva;
Tests: T1 T2 T3
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12037949 |
13803 |
0 |
0 |
T2 |
4640 |
4 |
0 |
0 |
T3 |
1621 |
0 |
0 |
0 |
T4 |
2758 |
7 |
0 |
0 |
T5 |
3927 |
4 |
0 |
0 |
T6 |
3610 |
0 |
0 |
0 |
T7 |
6743 |
0 |
0 |
0 |
T8 |
17113 |
36 |
0 |
0 |
T9 |
27049 |
78 |
0 |
0 |
T10 |
192694 |
0 |
0 |
0 |
T11 |
3787 |
0 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
12 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12037949 |
127289 |
0 |
0 |
T2 |
4640 |
37 |
0 |
0 |
T3 |
1621 |
0 |
0 |
0 |
T4 |
2758 |
63 |
0 |
0 |
T5 |
3927 |
37 |
0 |
0 |
T6 |
3610 |
0 |
0 |
0 |
T7 |
6743 |
0 |
0 |
0 |
T8 |
17113 |
324 |
0 |
0 |
T9 |
27049 |
728 |
0 |
0 |
T10 |
192694 |
0 |
0 |
0 |
T11 |
3787 |
0 |
0 |
0 |
T12 |
0 |
38 |
0 |
0 |
T13 |
0 |
108 |
0 |
0 |
T14 |
0 |
38 |
0 |
0 |
T24 |
0 |
37 |
0 |
0 |
T25 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12037949 |
6810230 |
0 |
0 |
T1 |
5245 |
839 |
0 |
0 |
T2 |
4640 |
3655 |
0 |
0 |
T3 |
1621 |
973 |
0 |
0 |
T4 |
2758 |
2019 |
0 |
0 |
T5 |
3927 |
2942 |
0 |
0 |
T6 |
3610 |
3020 |
0 |
0 |
T7 |
6743 |
630 |
0 |
0 |
T8 |
17113 |
8041 |
0 |
0 |
T9 |
27049 |
9022 |
0 |
0 |
T10 |
192694 |
20216 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12037949 |
203656 |
0 |
0 |
T2 |
4640 |
54 |
0 |
0 |
T3 |
1621 |
0 |
0 |
0 |
T4 |
2758 |
99 |
0 |
0 |
T5 |
3927 |
63 |
0 |
0 |
T6 |
3610 |
0 |
0 |
0 |
T7 |
6743 |
0 |
0 |
0 |
T8 |
17113 |
516 |
0 |
0 |
T9 |
27049 |
1195 |
0 |
0 |
T10 |
192694 |
0 |
0 |
0 |
T11 |
3787 |
0 |
0 |
0 |
T12 |
0 |
54 |
0 |
0 |
T13 |
0 |
167 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T24 |
0 |
58 |
0 |
0 |
T25 |
0 |
49 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12037949 |
13803 |
0 |
0 |
T2 |
4640 |
4 |
0 |
0 |
T3 |
1621 |
0 |
0 |
0 |
T4 |
2758 |
7 |
0 |
0 |
T5 |
3927 |
4 |
0 |
0 |
T6 |
3610 |
0 |
0 |
0 |
T7 |
6743 |
0 |
0 |
0 |
T8 |
17113 |
36 |
0 |
0 |
T9 |
27049 |
78 |
0 |
0 |
T10 |
192694 |
0 |
0 |
0 |
T11 |
3787 |
0 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
12 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12037949 |
127289 |
0 |
0 |
T2 |
4640 |
37 |
0 |
0 |
T3 |
1621 |
0 |
0 |
0 |
T4 |
2758 |
63 |
0 |
0 |
T5 |
3927 |
37 |
0 |
0 |
T6 |
3610 |
0 |
0 |
0 |
T7 |
6743 |
0 |
0 |
0 |
T8 |
17113 |
324 |
0 |
0 |
T9 |
27049 |
728 |
0 |
0 |
T10 |
192694 |
0 |
0 |
0 |
T11 |
3787 |
0 |
0 |
0 |
T12 |
0 |
38 |
0 |
0 |
T13 |
0 |
108 |
0 |
0 |
T14 |
0 |
38 |
0 |
0 |
T24 |
0 |
37 |
0 |
0 |
T25 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12037949 |
6810230 |
0 |
0 |
T1 |
5245 |
839 |
0 |
0 |
T2 |
4640 |
3655 |
0 |
0 |
T3 |
1621 |
973 |
0 |
0 |
T4 |
2758 |
2019 |
0 |
0 |
T5 |
3927 |
2942 |
0 |
0 |
T6 |
3610 |
3020 |
0 |
0 |
T7 |
6743 |
630 |
0 |
0 |
T8 |
17113 |
8041 |
0 |
0 |
T9 |
27049 |
9022 |
0 |
0 |
T10 |
192694 |
20216 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12037949 |
203656 |
0 |
0 |
T2 |
4640 |
54 |
0 |
0 |
T3 |
1621 |
0 |
0 |
0 |
T4 |
2758 |
99 |
0 |
0 |
T5 |
3927 |
63 |
0 |
0 |
T6 |
3610 |
0 |
0 |
0 |
T7 |
6743 |
0 |
0 |
0 |
T8 |
17113 |
516 |
0 |
0 |
T9 |
27049 |
1195 |
0 |
0 |
T10 |
192694 |
0 |
0 |
0 |
T11 |
3787 |
0 |
0 |
0 |
T12 |
0 |
54 |
0 |
0 |
T13 |
0 |
167 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T24 |
0 |
58 |
0 |
0 |
T25 |
0 |
49 |
0 |
0 |