Line Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16434 |
16434 |
0 |
0 |
T1 |
33 |
33 |
0 |
0 |
T2 |
33 |
33 |
0 |
0 |
T3 |
33 |
33 |
0 |
0 |
T4 |
33 |
33 |
0 |
0 |
T5 |
33 |
33 |
0 |
0 |
T6 |
33 |
33 |
0 |
0 |
T7 |
33 |
33 |
0 |
0 |
T8 |
33 |
33 |
0 |
0 |
T9 |
33 |
33 |
0 |
0 |
T10 |
33 |
33 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
389353468 |
222882210 |
0 |
0 |
T1 |
48329 |
26947 |
0 |
0 |
T2 |
143339 |
19956 |
0 |
0 |
T3 |
98309 |
71617 |
0 |
0 |
T4 |
127660 |
28838 |
0 |
0 |
T5 |
150250 |
117968 |
0 |
0 |
T6 |
112324 |
93178 |
0 |
0 |
T7 |
111196 |
90043 |
0 |
0 |
T8 |
945413 |
629746 |
0 |
0 |
T9 |
895606 |
298147 |
0 |
0 |
T10 |
86569 |
53648 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
389353468 |
222882210 |
0 |
0 |
T1 |
48329 |
26947 |
0 |
0 |
T2 |
143339 |
19956 |
0 |
0 |
T3 |
98309 |
71617 |
0 |
0 |
T4 |
127660 |
28838 |
0 |
0 |
T5 |
150250 |
117968 |
0 |
0 |
T6 |
112324 |
93178 |
0 |
0 |
T7 |
111196 |
90043 |
0 |
0 |
T8 |
945413 |
629746 |
0 |
0 |
T9 |
895606 |
298147 |
0 |
0 |
T10 |
86569 |
53648 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13228444 |
7805314 |
0 |
0 |
T1 |
1481 |
835 |
0 |
0 |
T2 |
4523 |
820 |
0 |
0 |
T3 |
3589 |
2945 |
0 |
0 |
T4 |
3980 |
1158 |
0 |
0 |
T5 |
4874 |
3856 |
0 |
0 |
T6 |
3492 |
2842 |
0 |
0 |
T7 |
3388 |
2747 |
0 |
0 |
T8 |
33061 |
21778 |
0 |
0 |
T9 |
30294 |
12259 |
0 |
0 |
T10 |
2857 |
1872 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13228444 |
7805314 |
0 |
0 |
T1 |
1481 |
835 |
0 |
0 |
T2 |
4523 |
820 |
0 |
0 |
T3 |
3589 |
2945 |
0 |
0 |
T4 |
3980 |
1158 |
0 |
0 |
T5 |
4874 |
3856 |
0 |
0 |
T6 |
3492 |
2842 |
0 |
0 |
T7 |
3388 |
2747 |
0 |
0 |
T8 |
33061 |
21778 |
0 |
0 |
T9 |
30294 |
12259 |
0 |
0 |
T10 |
2857 |
1872 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T5 T8 T10
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T5 T8 T10
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498 |
498 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11753907 |
6721153 |
0 |
0 |
T1 |
1464 |
816 |
0 |
0 |
T2 |
4338 |
598 |
0 |
0 |
T3 |
2960 |
2146 |
0 |
0 |
T4 |
3865 |
865 |
0 |
0 |
T5 |
4543 |
3566 |
0 |
0 |
T6 |
3401 |
2823 |
0 |
0 |
T7 |
3369 |
2728 |
0 |
0 |
T8 |
28511 |
18999 |
0 |
0 |
T9 |
27041 |
8934 |
0 |
0 |
T10 |
2616 |
1618 |
0 |
0 |