Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_por_clk_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_por_clk_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_por_rst_buf.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_por_rst_buf


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_buf
Line No.TotalCoveredPercent
TOTAL22100.00
CONT_ASSIGN2011100.00
CONT_ASSIGN2111100.00

19 logic inv; 20 1/1 assign inv = ~clk_i; Tests: T1 T2 T3  21 1/1 assign clk_o = ~inv; Tests: T1 T2 T3 
Line Coverage for Instance : tb.dut.u_por_clk_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL22100.00
CONT_ASSIGN2011100.00
CONT_ASSIGN2111100.00

19 logic inv; 20 1/1 assign inv = ~clk_i; Tests: T1 T2 T3  21 1/1 assign clk_o = ~inv; Tests: T1 T2 T3 
Line Coverage for Instance : tb.dut.u_por_rst_buf.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL22100.00
CONT_ASSIGN2011100.00
CONT_ASSIGN2111100.00

19 logic inv; 20 1/1 assign inv = ~clk_i; Tests: T1 T2 T3  21 1/1 assign clk_o = ~inv; Tests: T1 T2 T3 
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%