Line Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16665 |
16665 |
0 |
0 |
T1 |
33 |
33 |
0 |
0 |
T2 |
33 |
33 |
0 |
0 |
T3 |
33 |
33 |
0 |
0 |
T4 |
33 |
33 |
0 |
0 |
T5 |
33 |
33 |
0 |
0 |
T6 |
33 |
33 |
0 |
0 |
T7 |
33 |
33 |
0 |
0 |
T8 |
33 |
33 |
0 |
0 |
T9 |
33 |
33 |
0 |
0 |
T10 |
33 |
33 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370430714 |
214986969 |
0 |
0 |
T1 |
87543 |
55112 |
0 |
0 |
T2 |
63374 |
22639 |
0 |
0 |
T3 |
89377 |
61587 |
0 |
0 |
T4 |
1001734 |
734967 |
0 |
0 |
T5 |
290434 |
270784 |
0 |
0 |
T6 |
136598 |
103808 |
0 |
0 |
T7 |
224972 |
20816 |
0 |
0 |
T8 |
49030 |
30016 |
0 |
0 |
T9 |
134334 |
21515 |
0 |
0 |
T10 |
126138 |
99533 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
370430714 |
214986969 |
0 |
0 |
T1 |
87543 |
55112 |
0 |
0 |
T2 |
63374 |
22639 |
0 |
0 |
T3 |
89377 |
61587 |
0 |
0 |
T4 |
1001734 |
734967 |
0 |
0 |
T5 |
290434 |
270784 |
0 |
0 |
T6 |
136598 |
103808 |
0 |
0 |
T7 |
224972 |
20816 |
0 |
0 |
T8 |
49030 |
30016 |
0 |
0 |
T9 |
134334 |
21515 |
0 |
0 |
T10 |
126138 |
99533 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12601978 |
7554617 |
0 |
0 |
T1 |
2935 |
1960 |
0 |
0 |
T2 |
2030 |
847 |
0 |
0 |
T3 |
3617 |
2963 |
0 |
0 |
T4 |
34342 |
25015 |
0 |
0 |
T5 |
8866 |
8224 |
0 |
0 |
T6 |
4374 |
3392 |
0 |
0 |
T7 |
7244 |
816 |
0 |
0 |
T8 |
1574 |
928 |
0 |
0 |
T9 |
4158 |
843 |
0 |
0 |
T10 |
4474 |
3821 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12601978 |
7554617 |
0 |
0 |
T1 |
2935 |
1960 |
0 |
0 |
T2 |
2030 |
847 |
0 |
0 |
T3 |
3617 |
2963 |
0 |
0 |
T4 |
34342 |
25015 |
0 |
0 |
T5 |
8866 |
8224 |
0 |
0 |
T6 |
4374 |
3392 |
0 |
0 |
T7 |
7244 |
816 |
0 |
0 |
T8 |
1574 |
928 |
0 |
0 |
T9 |
4158 |
843 |
0 |
0 |
T10 |
4474 |
3821 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T1 T4 T6
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T1 T4 T6
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
505 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11182148 |
6482261 |
0 |
0 |
T1 |
2644 |
1661 |
0 |
0 |
T2 |
1917 |
681 |
0 |
0 |
T3 |
2680 |
1832 |
0 |
0 |
T4 |
30231 |
22186 |
0 |
0 |
T5 |
8799 |
8205 |
0 |
0 |
T6 |
4132 |
3138 |
0 |
0 |
T7 |
6804 |
625 |
0 |
0 |
T8 |
1483 |
909 |
0 |
0 |
T9 |
4068 |
646 |
0 |
0 |
T10 |
3802 |
2991 |
0 |
0 |