Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
32
33 1/1 always_comb reset_or_disable = !rst_slow_ni || disable_sva;
Tests: T1 T2 T3
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
11844 |
0 |
0 |
T2 |
5455 |
4 |
0 |
0 |
T3 |
2302 |
7 |
0 |
0 |
T4 |
3120 |
4 |
0 |
0 |
T5 |
6304 |
0 |
0 |
0 |
T6 |
10180 |
0 |
0 |
0 |
T7 |
23312 |
33 |
0 |
0 |
T8 |
1392 |
0 |
0 |
0 |
T9 |
3544 |
0 |
0 |
0 |
T10 |
5375 |
4 |
0 |
0 |
T11 |
4161 |
4 |
0 |
0 |
T12 |
0 |
19 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T22 |
0 |
9 |
0 |
0 |
T23 |
0 |
39 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
109279 |
0 |
0 |
T2 |
5455 |
37 |
0 |
0 |
T3 |
2302 |
63 |
0 |
0 |
T4 |
3120 |
37 |
0 |
0 |
T5 |
6304 |
0 |
0 |
0 |
T6 |
10180 |
0 |
0 |
0 |
T7 |
23312 |
304 |
0 |
0 |
T8 |
1392 |
0 |
0 |
0 |
T9 |
3544 |
0 |
0 |
0 |
T10 |
5375 |
37 |
0 |
0 |
T11 |
4161 |
38 |
0 |
0 |
T12 |
0 |
171 |
0 |
0 |
T21 |
0 |
37 |
0 |
0 |
T22 |
0 |
81 |
0 |
0 |
T23 |
0 |
353 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6525283 |
0 |
0 |
T1 |
2681 |
578 |
0 |
0 |
T2 |
5455 |
4509 |
0 |
0 |
T3 |
2302 |
1631 |
0 |
0 |
T4 |
3120 |
2096 |
0 |
0 |
T5 |
6304 |
641 |
0 |
0 |
T6 |
10180 |
9609 |
0 |
0 |
T7 |
23312 |
17393 |
0 |
0 |
T8 |
1392 |
819 |
0 |
0 |
T9 |
3544 |
970 |
0 |
0 |
T10 |
5375 |
4386 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
174242 |
0 |
0 |
T2 |
5455 |
66 |
0 |
0 |
T3 |
2302 |
98 |
0 |
0 |
T4 |
3120 |
67 |
0 |
0 |
T5 |
6304 |
0 |
0 |
0 |
T6 |
10180 |
0 |
0 |
0 |
T7 |
23312 |
490 |
0 |
0 |
T8 |
1392 |
0 |
0 |
0 |
T9 |
3544 |
0 |
0 |
0 |
T10 |
5375 |
65 |
0 |
0 |
T11 |
4161 |
59 |
0 |
0 |
T12 |
0 |
273 |
0 |
0 |
T21 |
0 |
69 |
0 |
0 |
T22 |
0 |
136 |
0 |
0 |
T23 |
0 |
583 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
11844 |
0 |
0 |
T2 |
5455 |
4 |
0 |
0 |
T3 |
2302 |
7 |
0 |
0 |
T4 |
3120 |
4 |
0 |
0 |
T5 |
6304 |
0 |
0 |
0 |
T6 |
10180 |
0 |
0 |
0 |
T7 |
23312 |
33 |
0 |
0 |
T8 |
1392 |
0 |
0 |
0 |
T9 |
3544 |
0 |
0 |
0 |
T10 |
5375 |
4 |
0 |
0 |
T11 |
4161 |
4 |
0 |
0 |
T12 |
0 |
19 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T22 |
0 |
9 |
0 |
0 |
T23 |
0 |
39 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
109279 |
0 |
0 |
T2 |
5455 |
37 |
0 |
0 |
T3 |
2302 |
63 |
0 |
0 |
T4 |
3120 |
37 |
0 |
0 |
T5 |
6304 |
0 |
0 |
0 |
T6 |
10180 |
0 |
0 |
0 |
T7 |
23312 |
304 |
0 |
0 |
T8 |
1392 |
0 |
0 |
0 |
T9 |
3544 |
0 |
0 |
0 |
T10 |
5375 |
37 |
0 |
0 |
T11 |
4161 |
38 |
0 |
0 |
T12 |
0 |
171 |
0 |
0 |
T21 |
0 |
37 |
0 |
0 |
T22 |
0 |
81 |
0 |
0 |
T23 |
0 |
353 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6525283 |
0 |
0 |
T1 |
2681 |
578 |
0 |
0 |
T2 |
5455 |
4509 |
0 |
0 |
T3 |
2302 |
1631 |
0 |
0 |
T4 |
3120 |
2096 |
0 |
0 |
T5 |
6304 |
641 |
0 |
0 |
T6 |
10180 |
9609 |
0 |
0 |
T7 |
23312 |
17393 |
0 |
0 |
T8 |
1392 |
819 |
0 |
0 |
T9 |
3544 |
970 |
0 |
0 |
T10 |
5375 |
4386 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
174242 |
0 |
0 |
T2 |
5455 |
66 |
0 |
0 |
T3 |
2302 |
98 |
0 |
0 |
T4 |
3120 |
67 |
0 |
0 |
T5 |
6304 |
0 |
0 |
0 |
T6 |
10180 |
0 |
0 |
0 |
T7 |
23312 |
490 |
0 |
0 |
T8 |
1392 |
0 |
0 |
0 |
T9 |
3544 |
0 |
0 |
0 |
T10 |
5375 |
65 |
0 |
0 |
T11 |
4161 |
59 |
0 |
0 |
T12 |
0 |
273 |
0 |
0 |
T21 |
0 |
69 |
0 |
0 |
T22 |
0 |
136 |
0 |
0 |
T23 |
0 |
583 |
0 |
0 |