Line Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
15609 |
15609 |
0 |
0 |
T1 |
33 |
33 |
0 |
0 |
T2 |
33 |
33 |
0 |
0 |
T3 |
33 |
33 |
0 |
0 |
T4 |
33 |
33 |
0 |
0 |
T5 |
33 |
33 |
0 |
0 |
T6 |
33 |
33 |
0 |
0 |
T7 |
33 |
33 |
0 |
0 |
T8 |
33 |
33 |
0 |
0 |
T9 |
33 |
33 |
0 |
0 |
T10 |
33 |
33 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
366783134 |
215078440 |
0 |
0 |
T1 |
88539 |
19120 |
0 |
0 |
T2 |
180303 |
148899 |
0 |
0 |
T3 |
76579 |
54010 |
0 |
0 |
T4 |
103106 |
69272 |
0 |
0 |
T5 |
208953 |
20024 |
0 |
0 |
T6 |
336029 |
317017 |
0 |
0 |
T7 |
772743 |
574858 |
0 |
0 |
T8 |
46026 |
26947 |
0 |
0 |
T9 |
117114 |
31792 |
0 |
0 |
T10 |
177616 |
144824 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
366783134 |
215078440 |
0 |
0 |
T1 |
88539 |
19120 |
0 |
0 |
T2 |
180303 |
148899 |
0 |
0 |
T3 |
76579 |
54010 |
0 |
0 |
T4 |
103106 |
69272 |
0 |
0 |
T5 |
208953 |
20024 |
0 |
0 |
T6 |
336029 |
317017 |
0 |
0 |
T7 |
772743 |
574858 |
0 |
0 |
T8 |
46026 |
26947 |
0 |
0 |
T9 |
117114 |
31792 |
0 |
0 |
T10 |
177616 |
144824 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_ctrl_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12438206 |
7480680 |
0 |
0 |
T1 |
2747 |
880 |
0 |
0 |
T2 |
5743 |
4707 |
0 |
0 |
T3 |
2915 |
2266 |
0 |
0 |
T4 |
3266 |
2296 |
0 |
0 |
T5 |
7225 |
792 |
0 |
0 |
T6 |
10269 |
9625 |
0 |
0 |
T7 |
26759 |
20394 |
0 |
0 |
T8 |
1482 |
835 |
0 |
0 |
T9 |
3706 |
1008 |
0 |
0 |
T10 |
5616 |
4632 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12438206 |
7480680 |
0 |
0 |
T1 |
2747 |
880 |
0 |
0 |
T2 |
5743 |
4707 |
0 |
0 |
T3 |
2915 |
2266 |
0 |
0 |
T4 |
3266 |
2296 |
0 |
0 |
T5 |
7225 |
792 |
0 |
0 |
T6 |
10269 |
9625 |
0 |
0 |
T7 |
26759 |
20394 |
0 |
0 |
T8 |
1482 |
835 |
0 |
0 |
T9 |
3706 |
1008 |
0 |
0 |
T10 |
5616 |
4632 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_daon_por.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_daon_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_d0_lc.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_d0_sys.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_d0_usb.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
144 always_ff @(posedge clk_i or negedge rst_ni) begin
145 unreachable if (!rst_ni) begin
146 unreachable unused_logic <= MuBi4False;
147 end else begin
148 unreachable unused_logic <= mubi_i;
149 end
150 end
151
152 //VCS coverage on
153 // pragma coverage on
154
155 1/1 assign mubi = MuBi4Width'(mubi_i);
Tests: T2 T4 T7
156
157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158 end
159
160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161 logic [MuBi4Width-1:0] mubi_out;
162 for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163 prim_buf u_prim_buf (
164 .in_i(mubi[k]),
165 .out_o(mubi_out[k])
166 );
167 end
168 1/1 assign mubi_o[j] = mubi4_t'(mubi_out);
Tests: T2 T4 T7
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].u_por_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
473 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11073279 |
6487430 |
0 |
0 |
T1 |
2681 |
570 |
0 |
0 |
T2 |
5455 |
4506 |
0 |
0 |
T3 |
2302 |
1617 |
0 |
0 |
T4 |
3120 |
2093 |
0 |
0 |
T5 |
6304 |
601 |
0 |
0 |
T6 |
10180 |
9606 |
0 |
0 |
T7 |
23312 |
17327 |
0 |
0 |
T8 |
1392 |
816 |
0 |
0 |
T9 |
3544 |
962 |
0 |
0 |
T10 |
5375 |
4381 |
0 |
0 |