Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
27131356 |
26952943 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27131356 |
26952943 |
0 |
0 |
T1 |
87266 |
87212 |
0 |
0 |
T2 |
23269 |
23219 |
0 |
0 |
T3 |
7386 |
7303 |
0 |
0 |
T4 |
28825 |
28661 |
0 |
0 |
T13 |
18603 |
18436 |
0 |
0 |
T14 |
24995 |
24914 |
0 |
0 |
T15 |
859 |
764 |
0 |
0 |
T16 |
2747 |
2676 |
0 |
0 |
T17 |
23523 |
23441 |
0 |
0 |
T18 |
37077 |
36368 |
0 |
0 |