Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
896 |
896 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27131356 |
26952943 |
0 |
0 |
| T1 |
87266 |
87212 |
0 |
0 |
| T2 |
23269 |
23219 |
0 |
0 |
| T3 |
7386 |
7303 |
0 |
0 |
| T4 |
28825 |
28661 |
0 |
0 |
| T13 |
18603 |
18436 |
0 |
0 |
| T14 |
24995 |
24914 |
0 |
0 |
| T15 |
859 |
764 |
0 |
0 |
| T16 |
2747 |
2676 |
0 |
0 |
| T17 |
23523 |
23441 |
0 |
0 |
| T18 |
37077 |
36368 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27131356 |
26944879 |
0 |
2688 |
| T1 |
87266 |
87209 |
0 |
3 |
| T2 |
23269 |
23216 |
0 |
3 |
| T3 |
7386 |
7300 |
0 |
3 |
| T4 |
28825 |
28655 |
0 |
3 |
| T13 |
18603 |
18418 |
0 |
3 |
| T14 |
24995 |
24911 |
0 |
3 |
| T15 |
859 |
761 |
0 |
3 |
| T16 |
2747 |
2673 |
0 |
3 |
| T17 |
23523 |
23438 |
0 |
3 |
| T18 |
37077 |
36341 |
0 |
3 |