Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
35202661 |
35027933 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35202661 |
35027933 |
0 |
0 |
T1 |
4738 |
4675 |
0 |
0 |
T2 |
4273 |
4203 |
0 |
0 |
T3 |
25784 |
25722 |
0 |
0 |
T4 |
25089 |
25036 |
0 |
0 |
T5 |
3746 |
3662 |
0 |
0 |
T15 |
7266 |
7198 |
0 |
0 |
T16 |
6117 |
6038 |
0 |
0 |
T17 |
3658 |
3560 |
0 |
0 |
T18 |
146230 |
146138 |
0 |
0 |
T19 |
9753 |
9662 |
0 |
0 |