Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
895 |
895 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
35202661 |
35027933 |
0 |
0 |
| T1 |
4738 |
4675 |
0 |
0 |
| T2 |
4273 |
4203 |
0 |
0 |
| T3 |
25784 |
25722 |
0 |
0 |
| T4 |
25089 |
25036 |
0 |
0 |
| T5 |
3746 |
3662 |
0 |
0 |
| T15 |
7266 |
7198 |
0 |
0 |
| T16 |
6117 |
6038 |
0 |
0 |
| T17 |
3658 |
3560 |
0 |
0 |
| T18 |
146230 |
146138 |
0 |
0 |
| T19 |
9753 |
9662 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
35202661 |
35020007 |
0 |
2685 |
| T1 |
4738 |
4672 |
0 |
3 |
| T2 |
4273 |
4200 |
0 |
3 |
| T3 |
25784 |
25719 |
0 |
3 |
| T4 |
25089 |
25033 |
0 |
3 |
| T5 |
3746 |
3659 |
0 |
3 |
| T15 |
7266 |
7195 |
0 |
3 |
| T16 |
6117 |
6035 |
0 |
3 |
| T17 |
3658 |
3557 |
0 |
3 |
| T18 |
146230 |
146135 |
0 |
3 |
| T19 |
9753 |
9659 |
0 |
3 |