Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
27074175 |
26924788 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27074175 |
26924788 |
0 |
0 |
T1 |
4101 |
4042 |
0 |
0 |
T2 |
2707 |
2651 |
0 |
0 |
T3 |
7813 |
7735 |
0 |
0 |
T4 |
2556 |
2486 |
0 |
0 |
T12 |
8517 |
8421 |
0 |
0 |
T13 |
11036 |
10869 |
0 |
0 |
T14 |
8330 |
8235 |
0 |
0 |
T15 |
5177 |
5096 |
0 |
0 |
T16 |
9958 |
9870 |
0 |
0 |
T17 |
17910 |
17852 |
0 |
0 |