Line Coverage for Module :
adc_ctrl
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_adc_ctrl_1.0/rtl/adc_ctrl.sv' or '../src/lowrisc_ip_adc_ctrl_1.0/rtl/adc_ctrl.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
49 |
1 |
1 |
Cond Coverage for Module :
adc_ctrl
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 49
SUB-EXPRESSION (reg2hw.alert_test.q & reg2hw.alert_test.qe)
---------1--------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T43,T44 |
1 | 0 | Covered | T11,T12,T13 |
1 | 1 | Covered | T43,T44,T45 |
Toggle Coverage for Module :
adc_ctrl
| Total | Covered | Percent |
Totals |
34 |
34 |
100.00 |
Total Bits |
368 |
368 |
100.00 |
Total Bits 0->1 |
184 |
184 |
100.00 |
Total Bits 1->0 |
184 |
184 |
100.00 |
| | | |
Ports |
34 |
34 |
100.00 |
Port Bits |
368 |
368 |
100.00 |
Port Bits 0->1 |
184 |
184 |
100.00 |
Port Bits 1->0 |
184 |
184 |
100.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
INPUT |
clk_aon_i |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
INPUT |
rst_ni |
Yes |
Yes |
T1,T2,T9 |
Yes |
T1,T2,T5 |
INPUT |
rst_aon_ni |
Yes |
Yes |
T1,T2,T9 |
Yes |
T1,T2,T5 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T2,T25,T26 |
Yes |
T2,T25,T26 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
INPUT |
tl_i.a_address[31:0] |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
INPUT |
tl_i.a_source[7:0] |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T1,T2,T26 |
Yes |
T1,T2,T26 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
OUTPUT |
tl_o.d_user.rsp_intg[5:0] |
Yes |
Yes |
T1,T2,*T5 |
Yes |
T1,T2,T5 |
OUTPUT |
tl_o.d_user.rsp_intg[6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
OUTPUT |
tl_o.d_sink |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_source[7:0] |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T5 |
Yes |
T1,T2,T5 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T1,T2,T6 |
Yes |
T1,T2,T6 |
INPUT |
alert_rx_i[0].ping_n |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
alert_rx_i[0].ping_p |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T1,T2,T6 |
Yes |
T1,T2,T6 |
OUTPUT |
adc_o.pd |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
adc_o.channel_sel[1:0] |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
adc_i.data_valid |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
adc_i.data[9:0] |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
intr_match_done_o |
Yes |
Yes |
T5,T24,T25 |
Yes |
T5,T24,T25 |
OUTPUT |
wkup_req_o |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
*Tests covering at least one bit in the range
Assert Coverage for Module :
adc_ctrl
Assertion Details
AdcKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T11 |
154156 |
154156 |
0 |
0 |
T12 |
200560 |
200509 |
0 |
0 |
T13 |
319371 |
319371 |
0 |
0 |
T14 |
453728 |
453700 |
0 |
0 |
T15 |
550197 |
550024 |
0 |
0 |
T16 |
284062 |
284061 |
0 |
0 |
T17 |
609898 |
609819 |
0 |
0 |
T18 |
273809 |
273800 |
0 |
0 |
T19 |
960410 |
960405 |
0 |
0 |
T20 |
475779 |
475778 |
0 |
0 |
AlertsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T11 |
154156 |
154156 |
0 |
0 |
T12 |
200560 |
200509 |
0 |
0 |
T13 |
319371 |
319371 |
0 |
0 |
T14 |
453728 |
453700 |
0 |
0 |
T15 |
550197 |
550024 |
0 |
0 |
T16 |
284062 |
284061 |
0 |
0 |
T17 |
609898 |
609819 |
0 |
0 |
T18 |
273809 |
273800 |
0 |
0 |
T19 |
960410 |
960405 |
0 |
0 |
T20 |
475779 |
475778 |
0 |
0 |
FpvSecCmRegWeOnehotCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
60 |
0 |
0 |
T46 |
104062 |
10 |
0 |
0 |
T47 |
0 |
10 |
0 |
0 |
T48 |
0 |
10 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T50 |
0 |
10 |
0 |
0 |
T51 |
22548 |
0 |
0 |
0 |
T52 |
30815 |
0 |
0 |
0 |
T53 |
907717 |
0 |
0 |
0 |
T54 |
394260 |
0 |
0 |
0 |
T55 |
156175 |
0 |
0 |
0 |
T56 |
133516 |
0 |
0 |
0 |
T57 |
326792 |
0 |
0 |
0 |
T58 |
491251 |
0 |
0 |
0 |
T59 |
334978 |
0 |
0 |
0 |
IntrKnown
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T11 |
154156 |
154156 |
0 |
0 |
T12 |
200560 |
200509 |
0 |
0 |
T13 |
319371 |
319371 |
0 |
0 |
T14 |
453728 |
453700 |
0 |
0 |
T15 |
550197 |
550024 |
0 |
0 |
T16 |
284062 |
284061 |
0 |
0 |
T17 |
609898 |
609819 |
0 |
0 |
T18 |
273809 |
273800 |
0 |
0 |
T19 |
960410 |
960405 |
0 |
0 |
T20 |
475779 |
475778 |
0 |
0 |
TlOAReadyKnown
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T11 |
154156 |
154156 |
0 |
0 |
T12 |
200560 |
200509 |
0 |
0 |
T13 |
319371 |
319371 |
0 |
0 |
T14 |
453728 |
453700 |
0 |
0 |
T15 |
550197 |
550024 |
0 |
0 |
T16 |
284062 |
284061 |
0 |
0 |
T17 |
609898 |
609819 |
0 |
0 |
T18 |
273809 |
273800 |
0 |
0 |
T19 |
960410 |
960405 |
0 |
0 |
T20 |
475779 |
475778 |
0 |
0 |
TlODValidKnown
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T11 |
154156 |
154156 |
0 |
0 |
T12 |
200560 |
200509 |
0 |
0 |
T13 |
319371 |
319371 |
0 |
0 |
T14 |
453728 |
453700 |
0 |
0 |
T15 |
550197 |
550024 |
0 |
0 |
T16 |
284062 |
284061 |
0 |
0 |
T17 |
609898 |
609819 |
0 |
0 |
T18 |
273809 |
273800 |
0 |
0 |
T19 |
960410 |
960405 |
0 |
0 |
T20 |
475779 |
475778 |
0 |
0 |
WakeKnown
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T11 |
154156 |
154156 |
0 |
0 |
T12 |
200560 |
200509 |
0 |
0 |
T13 |
319371 |
319371 |
0 |
0 |
T14 |
453728 |
453700 |
0 |
0 |
T15 |
550197 |
550024 |
0 |
0 |
T16 |
284062 |
284061 |
0 |
0 |
T17 |
609898 |
609819 |
0 |
0 |
T18 |
273809 |
273800 |
0 |
0 |
T19 |
960410 |
960405 |
0 |
0 |
T20 |
475779 |
475778 |
0 |
0 |