ASSERT | PROPERTIES | SEQUENCES | |
Total | 589 | 0 | 10 |
Category 0 | 589 | 0 | 10 |
ASSERT | PROPERTIES | SEQUENCES | |
Total | 589 | 0 | 10 |
Severity 0 | 589 | 0 | 10 |
NUMBER | PERCENT | |
Total Number | 589 | 100.00 |
Uncovered | 10 | 1.70 |
Success | 579 | 98.30 |
Failure | 0 | 0.00 |
Incomplete | 4 | 0.68 |
Without Attempts | 0 | 0.00 |
NUMBER | PERCENT | |
Total Number | 10 | 100.00 |
Uncovered | 0 | 0.00 |
All Matches | 10 | 100.00 |
First Matches | 10 | 100.00 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.adc_ctrl_csr_assert.TlulOOBAddrErr_A | 0 | 0 | 2147483647 | 0 | 0 | 0 | |
tb.dut.u_reg.u_adc_chn_val_0_cdc.BusySrcReqChk_A | 0 | 0 | 2147483647 | 0 | 0 | 0 | |
tb.dut.u_reg.u_adc_chn_val_0_cdc.SrcAckBusyChk_A | 0 | 0 | 2147483647 | 0 | 0 | 0 | |
tb.dut.u_reg.u_adc_chn_val_0_cdc.u_src_to_dst_req.DstPulseCheck_A | 0 | 0 | 33128201 | 0 | 0 | 0 | |
tb.dut.u_reg.u_adc_chn_val_0_cdc.u_src_to_dst_req.SrcPulseCheck_M | 0 | 0 | 2147483647 | 0 | 0 | 0 | |
tb.dut.u_reg.u_adc_chn_val_1_cdc.BusySrcReqChk_A | 0 | 0 | 2147483647 | 0 | 0 | 0 | |
tb.dut.u_reg.u_adc_chn_val_1_cdc.SrcAckBusyChk_A | 0 | 0 | 2147483647 | 0 | 0 | 0 | |
tb.dut.u_reg.u_adc_chn_val_1_cdc.u_src_to_dst_req.DstPulseCheck_A | 0 | 0 | 33128201 | 0 | 0 | 0 | |
tb.dut.u_reg.u_adc_chn_val_1_cdc.u_src_to_dst_req.SrcPulseCheck_M | 0 | 0 | 2147483647 | 0 | 0 | 0 | |
tb.dut.u_reg.u_adc_fsm_state_cdc.u_arb.gen_wr_req.DstUpdateReqCheck_A | 0 | 0 | 33128201 | 0 | 0 | 901 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.u_reg.u_adc_chn_val_0_cdc.u_arb.gen_wr_req.DstUpdateReqCheck_A | 0 | 0 | 33128201 | 597131 | 0 | 901 | |
tb.dut.u_reg.u_adc_chn_val_1_cdc.u_arb.gen_wr_req.DstUpdateReqCheck_A | 0 | 0 | 33128201 | 583555 | 0 | 901 | |
tb.dut.u_reg.u_adc_fsm_state_cdc.u_arb.gen_wr_req.DstUpdateReqCheck_A | 0 | 0 | 33128201 | 0 | 0 | 901 | |
tb.dut.u_reg.u_filter_status_cdc.u_arb.gen_wr_req.DstUpdateReqCheck_A | 0 | 0 | 33128201 | 14485 | 0 | 901 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 2147483647 | 1412215 | 1412215 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 2147483647 | 3404 | 3404 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 2147483647 | 8405 | 8405 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 2147483647 | 5084 | 5084 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 2147483647 | 8017 | 8017 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 2147483647 | 4085 | 4085 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 2147483647 | 5100 | 5100 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 2147483647 | 4704 | 4704 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 2147483647 | 9507 | 9507 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 2147483647 | 1190895 | 1190895 | 833 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 2147483647 | 1412215 | 1412215 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 2147483647 | 3404 | 3404 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 2147483647 | 8405 | 8405 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 2147483647 | 5084 | 5084 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 2147483647 | 8017 | 8017 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 2147483647 | 4085 | 4085 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 2147483647 | 5100 | 5100 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 2147483647 | 4704 | 4704 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 2147483647 | 9507 | 9507 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 2147483647 | 1190895 | 1190895 | 833 |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |