Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T22 |
28 |
28 |
0 |
0 |
T23 |
28 |
28 |
0 |
0 |
T24 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
T27 |
28 |
28 |
0 |
0 |
T28 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
191583 |
190062 |
0 |
0 |
T5 |
97391 |
95317 |
0 |
0 |
T6 |
64832 |
61554 |
0 |
0 |
T22 |
37206 |
34215 |
0 |
0 |
T23 |
56234 |
54089 |
0 |
0 |
T24 |
280873 |
279105 |
0 |
0 |
T25 |
63085 |
60593 |
0 |
0 |
T26 |
39598 |
32820 |
0 |
0 |
T27 |
76784 |
72337 |
0 |
0 |
T28 |
56935 |
52972 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
936463554 |
920253780 |
0 |
14490 |
T4 |
10698 |
10584 |
0 |
18 |
T5 |
15282 |
14886 |
0 |
18 |
T6 |
14850 |
13992 |
0 |
18 |
T22 |
8394 |
7650 |
0 |
18 |
T23 |
8826 |
8430 |
0 |
18 |
T24 |
8964 |
8880 |
0 |
18 |
T25 |
9756 |
9324 |
0 |
18 |
T26 |
9036 |
7350 |
0 |
18 |
T27 |
13392 |
12510 |
0 |
18 |
T28 |
12204 |
11232 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T4 |
71582 |
70904 |
0 |
21 |
T5 |
30365 |
29593 |
0 |
21 |
T6 |
17227 |
16232 |
0 |
21 |
T22 |
10029 |
9141 |
0 |
21 |
T23 |
17544 |
16772 |
0 |
21 |
T24 |
108874 |
107992 |
0 |
21 |
T25 |
19704 |
18850 |
0 |
21 |
T26 |
10630 |
8645 |
0 |
21 |
T27 |
22924 |
21421 |
0 |
21 |
T28 |
15664 |
14418 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
195674 |
0 |
0 |
T4 |
71582 |
163 |
0 |
0 |
T5 |
30365 |
150 |
0 |
0 |
T6 |
17227 |
202 |
0 |
0 |
T15 |
0 |
57 |
0 |
0 |
T16 |
0 |
33 |
0 |
0 |
T17 |
0 |
56 |
0 |
0 |
T18 |
0 |
10 |
0 |
0 |
T22 |
10029 |
16 |
0 |
0 |
T23 |
17544 |
16 |
0 |
0 |
T24 |
108874 |
137 |
0 |
0 |
T25 |
19704 |
171 |
0 |
0 |
T26 |
10630 |
12 |
0 |
0 |
T27 |
22924 |
184 |
0 |
0 |
T28 |
15664 |
144 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
109303 |
108535 |
0 |
0 |
T5 |
51744 |
50799 |
0 |
0 |
T6 |
32755 |
31291 |
0 |
0 |
T22 |
18783 |
17385 |
0 |
0 |
T23 |
29864 |
28848 |
0 |
0 |
T24 |
163035 |
162194 |
0 |
0 |
T25 |
33625 |
32380 |
0 |
0 |
T26 |
19932 |
16786 |
0 |
0 |
T27 |
40468 |
38367 |
0 |
0 |
T28 |
29067 |
27283 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T24 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T24 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T24 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T24 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T24 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493198602 |
488410110 |
0 |
0 |
T4 |
13164 |
13043 |
0 |
0 |
T5 |
4891 |
4770 |
0 |
0 |
T6 |
2377 |
2243 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
2826 |
2705 |
0 |
0 |
T24 |
20494 |
20331 |
0 |
0 |
T25 |
3184 |
3049 |
0 |
0 |
T26 |
1474 |
1202 |
0 |
0 |
T27 |
3572 |
3342 |
0 |
0 |
T28 |
2244 |
2069 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493198602 |
488402703 |
0 |
2415 |
T4 |
13164 |
13040 |
0 |
3 |
T5 |
4891 |
4767 |
0 |
3 |
T6 |
2377 |
2240 |
0 |
3 |
T22 |
1399 |
1275 |
0 |
3 |
T23 |
2826 |
2702 |
0 |
3 |
T24 |
20494 |
20328 |
0 |
3 |
T25 |
3184 |
3046 |
0 |
3 |
T26 |
1474 |
1199 |
0 |
3 |
T27 |
3572 |
3339 |
0 |
3 |
T28 |
2244 |
2066 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493198602 |
28039 |
0 |
0 |
T4 |
13164 |
43 |
0 |
0 |
T5 |
4891 |
0 |
0 |
0 |
T6 |
2377 |
51 |
0 |
0 |
T15 |
0 |
28 |
0 |
0 |
T16 |
0 |
14 |
0 |
0 |
T17 |
0 |
28 |
0 |
0 |
T18 |
0 |
4 |
0 |
0 |
T22 |
1399 |
0 |
0 |
0 |
T23 |
2826 |
0 |
0 |
0 |
T24 |
20494 |
41 |
0 |
0 |
T25 |
3184 |
71 |
0 |
0 |
T26 |
1474 |
0 |
0 |
0 |
T27 |
3572 |
53 |
0 |
0 |
T28 |
2244 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T24 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T24 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T24 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T24 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T24 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153375630 |
0 |
2415 |
T4 |
1783 |
1764 |
0 |
3 |
T5 |
2547 |
2481 |
0 |
3 |
T6 |
2475 |
2332 |
0 |
3 |
T22 |
1399 |
1275 |
0 |
3 |
T23 |
1471 |
1405 |
0 |
3 |
T24 |
1494 |
1480 |
0 |
3 |
T25 |
1626 |
1554 |
0 |
3 |
T26 |
1506 |
1225 |
0 |
3 |
T27 |
2232 |
2085 |
0 |
3 |
T28 |
2034 |
1872 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
17543 |
0 |
0 |
T4 |
1783 |
4 |
0 |
0 |
T5 |
2547 |
0 |
0 |
0 |
T6 |
2475 |
40 |
0 |
0 |
T15 |
0 |
13 |
0 |
0 |
T16 |
0 |
8 |
0 |
0 |
T17 |
0 |
14 |
0 |
0 |
T18 |
0 |
4 |
0 |
0 |
T22 |
1399 |
0 |
0 |
0 |
T23 |
1471 |
0 |
0 |
0 |
T24 |
1494 |
29 |
0 |
0 |
T25 |
1626 |
29 |
0 |
0 |
T26 |
1506 |
0 |
0 |
0 |
T27 |
2232 |
36 |
0 |
0 |
T28 |
2034 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T24 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T24 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T24 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T24 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T24 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153375630 |
0 |
2415 |
T4 |
1783 |
1764 |
0 |
3 |
T5 |
2547 |
2481 |
0 |
3 |
T6 |
2475 |
2332 |
0 |
3 |
T22 |
1399 |
1275 |
0 |
3 |
T23 |
1471 |
1405 |
0 |
3 |
T24 |
1494 |
1480 |
0 |
3 |
T25 |
1626 |
1554 |
0 |
3 |
T26 |
1506 |
1225 |
0 |
3 |
T27 |
2232 |
2085 |
0 |
3 |
T28 |
2034 |
1872 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
20025 |
0 |
0 |
T4 |
1783 |
36 |
0 |
0 |
T5 |
2547 |
0 |
0 |
0 |
T6 |
2475 |
43 |
0 |
0 |
T15 |
0 |
16 |
0 |
0 |
T16 |
0 |
11 |
0 |
0 |
T17 |
0 |
14 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T22 |
1399 |
0 |
0 |
0 |
T23 |
1471 |
0 |
0 |
0 |
T24 |
1494 |
20 |
0 |
0 |
T25 |
1626 |
29 |
0 |
0 |
T26 |
1506 |
0 |
0 |
0 |
T27 |
2232 |
41 |
0 |
0 |
T28 |
2034 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
523262921 |
0 |
0 |
T4 |
13713 |
13644 |
0 |
0 |
T5 |
5095 |
5069 |
0 |
0 |
T6 |
2475 |
2449 |
0 |
0 |
T22 |
1458 |
1389 |
0 |
0 |
T23 |
2944 |
2889 |
0 |
0 |
T24 |
21348 |
21307 |
0 |
0 |
T25 |
3317 |
3206 |
0 |
0 |
T26 |
1536 |
1395 |
0 |
0 |
T27 |
3722 |
3610 |
0 |
0 |
T28 |
2338 |
2297 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
523262921 |
0 |
0 |
T4 |
13713 |
13644 |
0 |
0 |
T5 |
5095 |
5069 |
0 |
0 |
T6 |
2475 |
2449 |
0 |
0 |
T22 |
1458 |
1389 |
0 |
0 |
T23 |
2944 |
2889 |
0 |
0 |
T24 |
21348 |
21307 |
0 |
0 |
T25 |
3317 |
3206 |
0 |
0 |
T26 |
1536 |
1395 |
0 |
0 |
T27 |
3722 |
3610 |
0 |
0 |
T28 |
2338 |
2297 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493198602 |
490785204 |
0 |
0 |
T4 |
13164 |
13098 |
0 |
0 |
T5 |
4891 |
4866 |
0 |
0 |
T6 |
2377 |
2352 |
0 |
0 |
T22 |
1399 |
1333 |
0 |
0 |
T23 |
2826 |
2773 |
0 |
0 |
T24 |
20494 |
20455 |
0 |
0 |
T25 |
3184 |
3077 |
0 |
0 |
T26 |
1474 |
1340 |
0 |
0 |
T27 |
3572 |
3465 |
0 |
0 |
T28 |
2244 |
2206 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493198602 |
490785204 |
0 |
0 |
T4 |
13164 |
13098 |
0 |
0 |
T5 |
4891 |
4866 |
0 |
0 |
T6 |
2377 |
2352 |
0 |
0 |
T22 |
1399 |
1333 |
0 |
0 |
T23 |
2826 |
2773 |
0 |
0 |
T24 |
20494 |
20455 |
0 |
0 |
T25 |
3184 |
3077 |
0 |
0 |
T26 |
1474 |
1340 |
0 |
0 |
T27 |
3572 |
3465 |
0 |
0 |
T28 |
2244 |
2206 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
245720031 |
245720031 |
0 |
0 |
T4 |
6863 |
6863 |
0 |
0 |
T5 |
2433 |
2433 |
0 |
0 |
T6 |
1311 |
1311 |
0 |
0 |
T22 |
667 |
667 |
0 |
0 |
T23 |
1387 |
1387 |
0 |
0 |
T24 |
11061 |
11061 |
0 |
0 |
T25 |
1673 |
1673 |
0 |
0 |
T26 |
670 |
670 |
0 |
0 |
T27 |
2073 |
2073 |
0 |
0 |
T28 |
1205 |
1205 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
245720031 |
245720031 |
0 |
0 |
T4 |
6863 |
6863 |
0 |
0 |
T5 |
2433 |
2433 |
0 |
0 |
T6 |
1311 |
1311 |
0 |
0 |
T22 |
667 |
667 |
0 |
0 |
T23 |
1387 |
1387 |
0 |
0 |
T24 |
11061 |
11061 |
0 |
0 |
T25 |
1673 |
1673 |
0 |
0 |
T26 |
670 |
670 |
0 |
0 |
T27 |
2073 |
2073 |
0 |
0 |
T28 |
1205 |
1205 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122859369 |
122859369 |
0 |
0 |
T4 |
3431 |
3431 |
0 |
0 |
T5 |
1217 |
1217 |
0 |
0 |
T6 |
653 |
653 |
0 |
0 |
T22 |
333 |
333 |
0 |
0 |
T23 |
693 |
693 |
0 |
0 |
T24 |
5529 |
5529 |
0 |
0 |
T25 |
835 |
835 |
0 |
0 |
T26 |
335 |
335 |
0 |
0 |
T27 |
1035 |
1035 |
0 |
0 |
T28 |
602 |
602 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122859369 |
122859369 |
0 |
0 |
T4 |
3431 |
3431 |
0 |
0 |
T5 |
1217 |
1217 |
0 |
0 |
T6 |
653 |
653 |
0 |
0 |
T22 |
333 |
333 |
0 |
0 |
T23 |
693 |
693 |
0 |
0 |
T24 |
5529 |
5529 |
0 |
0 |
T25 |
835 |
835 |
0 |
0 |
T26 |
335 |
335 |
0 |
0 |
T27 |
1035 |
1035 |
0 |
0 |
T28 |
602 |
602 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
252521490 |
251301508 |
0 |
0 |
T4 |
6582 |
6549 |
0 |
0 |
T5 |
2446 |
2434 |
0 |
0 |
T6 |
1189 |
1176 |
0 |
0 |
T22 |
700 |
667 |
0 |
0 |
T23 |
1412 |
1386 |
0 |
0 |
T24 |
10247 |
10228 |
0 |
0 |
T25 |
1592 |
1539 |
0 |
0 |
T26 |
737 |
670 |
0 |
0 |
T27 |
1786 |
1732 |
0 |
0 |
T28 |
1122 |
1103 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
252521490 |
251301508 |
0 |
0 |
T4 |
6582 |
6549 |
0 |
0 |
T5 |
2446 |
2434 |
0 |
0 |
T6 |
1189 |
1176 |
0 |
0 |
T22 |
700 |
667 |
0 |
0 |
T23 |
1412 |
1386 |
0 |
0 |
T24 |
10247 |
10228 |
0 |
0 |
T25 |
1592 |
1539 |
0 |
0 |
T26 |
737 |
670 |
0 |
0 |
T27 |
1786 |
1732 |
0 |
0 |
T28 |
1122 |
1103 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153375630 |
0 |
2415 |
T4 |
1783 |
1764 |
0 |
3 |
T5 |
2547 |
2481 |
0 |
3 |
T6 |
2475 |
2332 |
0 |
3 |
T22 |
1399 |
1275 |
0 |
3 |
T23 |
1471 |
1405 |
0 |
3 |
T24 |
1494 |
1480 |
0 |
3 |
T25 |
1626 |
1554 |
0 |
3 |
T26 |
1506 |
1225 |
0 |
3 |
T27 |
2232 |
2085 |
0 |
3 |
T28 |
2034 |
1872 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153375630 |
0 |
2415 |
T4 |
1783 |
1764 |
0 |
3 |
T5 |
2547 |
2481 |
0 |
3 |
T6 |
2475 |
2332 |
0 |
3 |
T22 |
1399 |
1275 |
0 |
3 |
T23 |
1471 |
1405 |
0 |
3 |
T24 |
1494 |
1480 |
0 |
3 |
T25 |
1626 |
1554 |
0 |
3 |
T26 |
1506 |
1225 |
0 |
3 |
T27 |
2232 |
2085 |
0 |
3 |
T28 |
2034 |
1872 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153375630 |
0 |
2415 |
T4 |
1783 |
1764 |
0 |
3 |
T5 |
2547 |
2481 |
0 |
3 |
T6 |
2475 |
2332 |
0 |
3 |
T22 |
1399 |
1275 |
0 |
3 |
T23 |
1471 |
1405 |
0 |
3 |
T24 |
1494 |
1480 |
0 |
3 |
T25 |
1626 |
1554 |
0 |
3 |
T26 |
1506 |
1225 |
0 |
3 |
T27 |
2232 |
2085 |
0 |
3 |
T28 |
2034 |
1872 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153375630 |
0 |
2415 |
T4 |
1783 |
1764 |
0 |
3 |
T5 |
2547 |
2481 |
0 |
3 |
T6 |
2475 |
2332 |
0 |
3 |
T22 |
1399 |
1275 |
0 |
3 |
T23 |
1471 |
1405 |
0 |
3 |
T24 |
1494 |
1480 |
0 |
3 |
T25 |
1626 |
1554 |
0 |
3 |
T26 |
1506 |
1225 |
0 |
3 |
T27 |
2232 |
2085 |
0 |
3 |
T28 |
2034 |
1872 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153375630 |
0 |
2415 |
T4 |
1783 |
1764 |
0 |
3 |
T5 |
2547 |
2481 |
0 |
3 |
T6 |
2475 |
2332 |
0 |
3 |
T22 |
1399 |
1275 |
0 |
3 |
T23 |
1471 |
1405 |
0 |
3 |
T24 |
1494 |
1480 |
0 |
3 |
T25 |
1626 |
1554 |
0 |
3 |
T26 |
1506 |
1225 |
0 |
3 |
T27 |
2232 |
2085 |
0 |
3 |
T28 |
2034 |
1872 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153375630 |
0 |
2415 |
T4 |
1783 |
1764 |
0 |
3 |
T5 |
2547 |
2481 |
0 |
3 |
T6 |
2475 |
2332 |
0 |
3 |
T22 |
1399 |
1275 |
0 |
3 |
T23 |
1471 |
1405 |
0 |
3 |
T24 |
1494 |
1480 |
0 |
3 |
T25 |
1626 |
1554 |
0 |
3 |
T26 |
1506 |
1225 |
0 |
3 |
T27 |
2232 |
2085 |
0 |
3 |
T28 |
2034 |
1872 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156077259 |
153383260 |
0 |
0 |
T4 |
1783 |
1767 |
0 |
0 |
T5 |
2547 |
2484 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1399 |
1278 |
0 |
0 |
T23 |
1471 |
1408 |
0 |
0 |
T24 |
1494 |
1483 |
0 |
0 |
T25 |
1626 |
1557 |
0 |
0 |
T26 |
1506 |
1228 |
0 |
0 |
T27 |
2232 |
2088 |
0 |
0 |
T28 |
2034 |
1875 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
520756218 |
0 |
0 |
T4 |
13713 |
13587 |
0 |
0 |
T5 |
5095 |
4969 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1458 |
1332 |
0 |
0 |
T23 |
2944 |
2818 |
0 |
0 |
T24 |
21348 |
21179 |
0 |
0 |
T25 |
3317 |
3177 |
0 |
0 |
T26 |
1536 |
1252 |
0 |
0 |
T27 |
3722 |
3481 |
0 |
0 |
T28 |
2338 |
2155 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
520748747 |
0 |
2415 |
T4 |
13713 |
13584 |
0 |
3 |
T5 |
5095 |
4966 |
0 |
3 |
T6 |
2475 |
2332 |
0 |
3 |
T22 |
1458 |
1329 |
0 |
3 |
T23 |
2944 |
2815 |
0 |
3 |
T24 |
21348 |
21176 |
0 |
3 |
T25 |
3317 |
3174 |
0 |
3 |
T26 |
1536 |
1249 |
0 |
3 |
T27 |
3722 |
3478 |
0 |
3 |
T28 |
2338 |
2152 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
32317 |
0 |
0 |
T4 |
13713 |
18 |
0 |
0 |
T5 |
5095 |
40 |
0 |
0 |
T6 |
2475 |
21 |
0 |
0 |
T22 |
1458 |
4 |
0 |
0 |
T23 |
2944 |
4 |
0 |
0 |
T24 |
21348 |
15 |
0 |
0 |
T25 |
3317 |
11 |
0 |
0 |
T26 |
1536 |
3 |
0 |
0 |
T27 |
3722 |
8 |
0 |
0 |
T28 |
2338 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
520756218 |
0 |
0 |
T4 |
13713 |
13587 |
0 |
0 |
T5 |
5095 |
4969 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1458 |
1332 |
0 |
0 |
T23 |
2944 |
2818 |
0 |
0 |
T24 |
21348 |
21179 |
0 |
0 |
T25 |
3317 |
3177 |
0 |
0 |
T26 |
1536 |
1252 |
0 |
0 |
T27 |
3722 |
3481 |
0 |
0 |
T28 |
2338 |
2155 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
520756218 |
0 |
0 |
T4 |
13713 |
13587 |
0 |
0 |
T5 |
5095 |
4969 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1458 |
1332 |
0 |
0 |
T23 |
2944 |
2818 |
0 |
0 |
T24 |
21348 |
21179 |
0 |
0 |
T25 |
3317 |
3177 |
0 |
0 |
T26 |
1536 |
1252 |
0 |
0 |
T27 |
3722 |
3481 |
0 |
0 |
T28 |
2338 |
2155 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
520756218 |
0 |
0 |
T4 |
13713 |
13587 |
0 |
0 |
T5 |
5095 |
4969 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1458 |
1332 |
0 |
0 |
T23 |
2944 |
2818 |
0 |
0 |
T24 |
21348 |
21179 |
0 |
0 |
T25 |
3317 |
3177 |
0 |
0 |
T26 |
1536 |
1252 |
0 |
0 |
T27 |
3722 |
3481 |
0 |
0 |
T28 |
2338 |
2155 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
520748747 |
0 |
2415 |
T4 |
13713 |
13584 |
0 |
3 |
T5 |
5095 |
4966 |
0 |
3 |
T6 |
2475 |
2332 |
0 |
3 |
T22 |
1458 |
1329 |
0 |
3 |
T23 |
2944 |
2815 |
0 |
3 |
T24 |
21348 |
21176 |
0 |
3 |
T25 |
3317 |
3174 |
0 |
3 |
T26 |
1536 |
1249 |
0 |
3 |
T27 |
3722 |
3478 |
0 |
3 |
T28 |
2338 |
2152 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
32465 |
0 |
0 |
T4 |
13713 |
17 |
0 |
0 |
T5 |
5095 |
35 |
0 |
0 |
T6 |
2475 |
15 |
0 |
0 |
T22 |
1458 |
4 |
0 |
0 |
T23 |
2944 |
4 |
0 |
0 |
T24 |
21348 |
10 |
0 |
0 |
T25 |
3317 |
5 |
0 |
0 |
T26 |
1536 |
3 |
0 |
0 |
T27 |
3722 |
22 |
0 |
0 |
T28 |
2338 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
520756218 |
0 |
0 |
T4 |
13713 |
13587 |
0 |
0 |
T5 |
5095 |
4969 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1458 |
1332 |
0 |
0 |
T23 |
2944 |
2818 |
0 |
0 |
T24 |
21348 |
21179 |
0 |
0 |
T25 |
3317 |
3177 |
0 |
0 |
T26 |
1536 |
1252 |
0 |
0 |
T27 |
3722 |
3481 |
0 |
0 |
T28 |
2338 |
2155 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
520756218 |
0 |
0 |
T4 |
13713 |
13587 |
0 |
0 |
T5 |
5095 |
4969 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1458 |
1332 |
0 |
0 |
T23 |
2944 |
2818 |
0 |
0 |
T24 |
21348 |
21179 |
0 |
0 |
T25 |
3317 |
3177 |
0 |
0 |
T26 |
1536 |
1252 |
0 |
0 |
T27 |
3722 |
3481 |
0 |
0 |
T28 |
2338 |
2155 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
520756218 |
0 |
0 |
T4 |
13713 |
13587 |
0 |
0 |
T5 |
5095 |
4969 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1458 |
1332 |
0 |
0 |
T23 |
2944 |
2818 |
0 |
0 |
T24 |
21348 |
21179 |
0 |
0 |
T25 |
3317 |
3177 |
0 |
0 |
T26 |
1536 |
1252 |
0 |
0 |
T27 |
3722 |
3481 |
0 |
0 |
T28 |
2338 |
2155 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
520748747 |
0 |
2415 |
T4 |
13713 |
13584 |
0 |
3 |
T5 |
5095 |
4966 |
0 |
3 |
T6 |
2475 |
2332 |
0 |
3 |
T22 |
1458 |
1329 |
0 |
3 |
T23 |
2944 |
2815 |
0 |
3 |
T24 |
21348 |
21176 |
0 |
3 |
T25 |
3317 |
3174 |
0 |
3 |
T26 |
1536 |
1249 |
0 |
3 |
T27 |
3722 |
3478 |
0 |
3 |
T28 |
2338 |
2152 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
32717 |
0 |
0 |
T4 |
13713 |
22 |
0 |
0 |
T5 |
5095 |
42 |
0 |
0 |
T6 |
2475 |
15 |
0 |
0 |
T22 |
1458 |
4 |
0 |
0 |
T23 |
2944 |
4 |
0 |
0 |
T24 |
21348 |
14 |
0 |
0 |
T25 |
3317 |
15 |
0 |
0 |
T26 |
1536 |
3 |
0 |
0 |
T27 |
3722 |
14 |
0 |
0 |
T28 |
2338 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
520756218 |
0 |
0 |
T4 |
13713 |
13587 |
0 |
0 |
T5 |
5095 |
4969 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1458 |
1332 |
0 |
0 |
T23 |
2944 |
2818 |
0 |
0 |
T24 |
21348 |
21179 |
0 |
0 |
T25 |
3317 |
3177 |
0 |
0 |
T26 |
1536 |
1252 |
0 |
0 |
T27 |
3722 |
3481 |
0 |
0 |
T28 |
2338 |
2155 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
520756218 |
0 |
0 |
T4 |
13713 |
13587 |
0 |
0 |
T5 |
5095 |
4969 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1458 |
1332 |
0 |
0 |
T23 |
2944 |
2818 |
0 |
0 |
T24 |
21348 |
21179 |
0 |
0 |
T25 |
3317 |
3177 |
0 |
0 |
T26 |
1536 |
1252 |
0 |
0 |
T27 |
3722 |
3481 |
0 |
0 |
T28 |
2338 |
2155 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
520756218 |
0 |
0 |
T4 |
13713 |
13587 |
0 |
0 |
T5 |
5095 |
4969 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1458 |
1332 |
0 |
0 |
T23 |
2944 |
2818 |
0 |
0 |
T24 |
21348 |
21179 |
0 |
0 |
T25 |
3317 |
3177 |
0 |
0 |
T26 |
1536 |
1252 |
0 |
0 |
T27 |
3722 |
3481 |
0 |
0 |
T28 |
2338 |
2155 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
520748747 |
0 |
2415 |
T4 |
13713 |
13584 |
0 |
3 |
T5 |
5095 |
4966 |
0 |
3 |
T6 |
2475 |
2332 |
0 |
3 |
T22 |
1458 |
1329 |
0 |
3 |
T23 |
2944 |
2815 |
0 |
3 |
T24 |
21348 |
21176 |
0 |
3 |
T25 |
3317 |
3174 |
0 |
3 |
T26 |
1536 |
1249 |
0 |
3 |
T27 |
3722 |
3478 |
0 |
3 |
T28 |
2338 |
2152 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
32568 |
0 |
0 |
T4 |
13713 |
23 |
0 |
0 |
T5 |
5095 |
33 |
0 |
0 |
T6 |
2475 |
17 |
0 |
0 |
T22 |
1458 |
4 |
0 |
0 |
T23 |
2944 |
4 |
0 |
0 |
T24 |
21348 |
8 |
0 |
0 |
T25 |
3317 |
11 |
0 |
0 |
T26 |
1536 |
3 |
0 |
0 |
T27 |
3722 |
10 |
0 |
0 |
T28 |
2338 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
520756218 |
0 |
0 |
T4 |
13713 |
13587 |
0 |
0 |
T5 |
5095 |
4969 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1458 |
1332 |
0 |
0 |
T23 |
2944 |
2818 |
0 |
0 |
T24 |
21348 |
21179 |
0 |
0 |
T25 |
3317 |
3177 |
0 |
0 |
T26 |
1536 |
1252 |
0 |
0 |
T27 |
3722 |
3481 |
0 |
0 |
T28 |
2338 |
2155 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
520756218 |
0 |
0 |
T4 |
13713 |
13587 |
0 |
0 |
T5 |
5095 |
4969 |
0 |
0 |
T6 |
2475 |
2335 |
0 |
0 |
T22 |
1458 |
1332 |
0 |
0 |
T23 |
2944 |
2818 |
0 |
0 |
T24 |
21348 |
21179 |
0 |
0 |
T25 |
3317 |
3177 |
0 |
0 |
T26 |
1536 |
1252 |
0 |
0 |
T27 |
3722 |
3481 |
0 |
0 |
T28 |
2338 |
2155 |
0 |
0 |