Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
969505 |
0 |
0 |
T1 |
3551622 |
3318 |
0 |
0 |
T2 |
2682863 |
7468 |
0 |
0 |
T3 |
556118 |
240 |
0 |
0 |
T8 |
0 |
3028 |
0 |
0 |
T9 |
0 |
3527 |
0 |
0 |
T10 |
0 |
5212 |
0 |
0 |
T15 |
16817 |
0 |
0 |
0 |
T16 |
27593 |
0 |
0 |
0 |
T17 |
34794 |
0 |
0 |
0 |
T18 |
7520 |
0 |
0 |
0 |
T19 |
203406 |
0 |
0 |
0 |
T20 |
16270 |
0 |
0 |
0 |
T21 |
21782 |
0 |
0 |
0 |
T30 |
0 |
100 |
0 |
0 |
T31 |
0 |
520 |
0 |
0 |
T32 |
0 |
1162 |
0 |
0 |
T33 |
0 |
132 |
0 |
0 |
T34 |
0 |
920 |
0 |
0 |
T51 |
26264 |
1 |
0 |
0 |
T55 |
12088 |
3 |
0 |
0 |
T56 |
11914 |
0 |
0 |
0 |
T58 |
14308 |
1 |
0 |
0 |
T59 |
23654 |
4 |
0 |
0 |
T60 |
18360 |
1 |
0 |
0 |
T61 |
13364 |
1 |
0 |
0 |
T107 |
15160 |
1 |
0 |
0 |
T108 |
7557 |
1 |
0 |
0 |
T109 |
29728 |
1 |
0 |
0 |
T110 |
11250 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
967756 |
0 |
0 |
T1 |
945798 |
3318 |
0 |
0 |
T2 |
1437347 |
7471 |
0 |
0 |
T3 |
146269 |
240 |
0 |
0 |
T8 |
0 |
3028 |
0 |
0 |
T9 |
0 |
3527 |
0 |
0 |
T10 |
0 |
5165 |
0 |
0 |
T15 |
5556 |
0 |
0 |
0 |
T16 |
7960 |
0 |
0 |
0 |
T17 |
9885 |
0 |
0 |
0 |
T18 |
4421 |
0 |
0 |
0 |
T19 |
68267 |
0 |
0 |
0 |
T20 |
6745 |
0 |
0 |
0 |
T21 |
6187 |
0 |
0 |
0 |
T30 |
0 |
100 |
0 |
0 |
T31 |
0 |
520 |
0 |
0 |
T32 |
0 |
1162 |
0 |
0 |
T33 |
0 |
132 |
0 |
0 |
T34 |
0 |
920 |
0 |
0 |
T51 |
23980 |
1 |
0 |
0 |
T55 |
25626 |
3 |
0 |
0 |
T56 |
12202 |
0 |
0 |
0 |
T58 |
13279 |
1 |
0 |
0 |
T59 |
10310 |
4 |
0 |
0 |
T60 |
7670 |
1 |
0 |
0 |
T61 |
5630 |
1 |
0 |
0 |
T107 |
6246 |
1 |
0 |
0 |
T108 |
2967 |
1 |
0 |
0 |
T109 |
12664 |
1 |
0 |
0 |
T110 |
19272 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
496338708 |
25517 |
0 |
0 |
T1 |
848604 |
158 |
0 |
0 |
T2 |
377514 |
426 |
0 |
0 |
T3 |
136597 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
191 |
0 |
0 |
T15 |
3961 |
0 |
0 |
0 |
T16 |
6827 |
0 |
0 |
0 |
T17 |
8638 |
0 |
0 |
0 |
T18 |
1616 |
0 |
0 |
0 |
T19 |
53295 |
0 |
0 |
0 |
T20 |
3833 |
0 |
0 |
0 |
T21 |
5520 |
0 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
25517 |
0 |
0 |
T1 |
250996 |
158 |
0 |
0 |
T2 |
393641 |
426 |
0 |
0 |
T3 |
38419 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
191 |
0 |
0 |
T15 |
1114 |
0 |
0 |
0 |
T16 |
1208 |
0 |
0 |
0 |
T17 |
1439 |
0 |
0 |
0 |
T18 |
1600 |
0 |
0 |
0 |
T19 |
14990 |
0 |
0 |
0 |
T20 |
1876 |
0 |
0 |
0 |
T21 |
919 |
0 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
496338708 |
31506 |
0 |
0 |
T1 |
848604 |
158 |
0 |
0 |
T2 |
377514 |
439 |
0 |
0 |
T3 |
136597 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
3961 |
0 |
0 |
0 |
T16 |
6827 |
0 |
0 |
0 |
T17 |
8638 |
0 |
0 |
0 |
T18 |
1616 |
0 |
0 |
0 |
T19 |
53295 |
0 |
0 |
0 |
T20 |
3833 |
0 |
0 |
0 |
T21 |
5520 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
31518 |
0 |
0 |
T1 |
250996 |
158 |
0 |
0 |
T2 |
393641 |
439 |
0 |
0 |
T3 |
38419 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
1114 |
0 |
0 |
0 |
T16 |
1208 |
0 |
0 |
0 |
T17 |
1439 |
0 |
0 |
0 |
T18 |
1600 |
0 |
0 |
0 |
T19 |
14990 |
0 |
0 |
0 |
T20 |
1876 |
0 |
0 |
0 |
T21 |
919 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
31493 |
0 |
0 |
T1 |
250996 |
158 |
0 |
0 |
T2 |
393641 |
439 |
0 |
0 |
T3 |
38419 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
1114 |
0 |
0 |
0 |
T16 |
1208 |
0 |
0 |
0 |
T17 |
1439 |
0 |
0 |
0 |
T18 |
1600 |
0 |
0 |
0 |
T19 |
14990 |
0 |
0 |
0 |
T20 |
1876 |
0 |
0 |
0 |
T21 |
919 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
496338708 |
31511 |
0 |
0 |
T1 |
848604 |
158 |
0 |
0 |
T2 |
377514 |
439 |
0 |
0 |
T3 |
136597 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
3961 |
0 |
0 |
0 |
T16 |
6827 |
0 |
0 |
0 |
T17 |
8638 |
0 |
0 |
0 |
T18 |
1616 |
0 |
0 |
0 |
T19 |
53295 |
0 |
0 |
0 |
T20 |
3833 |
0 |
0 |
0 |
T21 |
5520 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247242891 |
25517 |
0 |
0 |
T1 |
424010 |
158 |
0 |
0 |
T2 |
188157 |
426 |
0 |
0 |
T3 |
68231 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
191 |
0 |
0 |
T15 |
2176 |
0 |
0 |
0 |
T16 |
3556 |
0 |
0 |
0 |
T17 |
4491 |
0 |
0 |
0 |
T18 |
749 |
0 |
0 |
0 |
T19 |
22743 |
0 |
0 |
0 |
T20 |
1877 |
0 |
0 |
0 |
T21 |
2741 |
0 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
25517 |
0 |
0 |
T1 |
250996 |
158 |
0 |
0 |
T2 |
393641 |
426 |
0 |
0 |
T3 |
38419 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
191 |
0 |
0 |
T15 |
1114 |
0 |
0 |
0 |
T16 |
1208 |
0 |
0 |
0 |
T17 |
1439 |
0 |
0 |
0 |
T18 |
1600 |
0 |
0 |
0 |
T19 |
14990 |
0 |
0 |
0 |
T20 |
1876 |
0 |
0 |
0 |
T21 |
919 |
0 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247242891 |
31481 |
0 |
0 |
T1 |
424010 |
158 |
0 |
0 |
T2 |
188157 |
439 |
0 |
0 |
T3 |
68231 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
2176 |
0 |
0 |
0 |
T16 |
3556 |
0 |
0 |
0 |
T17 |
4491 |
0 |
0 |
0 |
T18 |
749 |
0 |
0 |
0 |
T19 |
22743 |
0 |
0 |
0 |
T20 |
1877 |
0 |
0 |
0 |
T21 |
2741 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
31516 |
0 |
0 |
T1 |
250996 |
158 |
0 |
0 |
T2 |
393641 |
439 |
0 |
0 |
T3 |
38419 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
1114 |
0 |
0 |
0 |
T16 |
1208 |
0 |
0 |
0 |
T17 |
1439 |
0 |
0 |
0 |
T18 |
1600 |
0 |
0 |
0 |
T19 |
14990 |
0 |
0 |
0 |
T20 |
1876 |
0 |
0 |
0 |
T21 |
919 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
31473 |
0 |
0 |
T1 |
250996 |
158 |
0 |
0 |
T2 |
393641 |
439 |
0 |
0 |
T3 |
38419 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
1114 |
0 |
0 |
0 |
T16 |
1208 |
0 |
0 |
0 |
T17 |
1439 |
0 |
0 |
0 |
T18 |
1600 |
0 |
0 |
0 |
T19 |
14990 |
0 |
0 |
0 |
T20 |
1876 |
0 |
0 |
0 |
T21 |
919 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247242891 |
31482 |
0 |
0 |
T1 |
424010 |
158 |
0 |
0 |
T2 |
188157 |
439 |
0 |
0 |
T3 |
68231 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
2176 |
0 |
0 |
0 |
T16 |
3556 |
0 |
0 |
0 |
T17 |
4491 |
0 |
0 |
0 |
T18 |
749 |
0 |
0 |
0 |
T19 |
22743 |
0 |
0 |
0 |
T20 |
1877 |
0 |
0 |
0 |
T21 |
2741 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123620800 |
25517 |
0 |
0 |
T1 |
212004 |
158 |
0 |
0 |
T2 |
940781 |
426 |
0 |
0 |
T3 |
34116 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
191 |
0 |
0 |
T15 |
1088 |
0 |
0 |
0 |
T16 |
1778 |
0 |
0 |
0 |
T17 |
2246 |
0 |
0 |
0 |
T18 |
374 |
0 |
0 |
0 |
T19 |
11375 |
0 |
0 |
0 |
T20 |
938 |
0 |
0 |
0 |
T21 |
1370 |
0 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
25517 |
0 |
0 |
T1 |
250996 |
158 |
0 |
0 |
T2 |
393641 |
426 |
0 |
0 |
T3 |
38419 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
191 |
0 |
0 |
T15 |
1114 |
0 |
0 |
0 |
T16 |
1208 |
0 |
0 |
0 |
T17 |
1439 |
0 |
0 |
0 |
T18 |
1600 |
0 |
0 |
0 |
T19 |
14990 |
0 |
0 |
0 |
T20 |
1876 |
0 |
0 |
0 |
T21 |
919 |
0 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123620800 |
31472 |
0 |
0 |
T1 |
212004 |
158 |
0 |
0 |
T2 |
940781 |
439 |
0 |
0 |
T3 |
34116 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
1088 |
0 |
0 |
0 |
T16 |
1778 |
0 |
0 |
0 |
T17 |
2246 |
0 |
0 |
0 |
T18 |
374 |
0 |
0 |
0 |
T19 |
11375 |
0 |
0 |
0 |
T20 |
938 |
0 |
0 |
0 |
T21 |
1370 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
31508 |
0 |
0 |
T1 |
250996 |
158 |
0 |
0 |
T2 |
393641 |
439 |
0 |
0 |
T3 |
38419 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
1114 |
0 |
0 |
0 |
T16 |
1208 |
0 |
0 |
0 |
T17 |
1439 |
0 |
0 |
0 |
T18 |
1600 |
0 |
0 |
0 |
T19 |
14990 |
0 |
0 |
0 |
T20 |
1876 |
0 |
0 |
0 |
T21 |
919 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
31470 |
0 |
0 |
T1 |
250996 |
158 |
0 |
0 |
T2 |
393641 |
439 |
0 |
0 |
T3 |
38419 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
1114 |
0 |
0 |
0 |
T16 |
1208 |
0 |
0 |
0 |
T17 |
1439 |
0 |
0 |
0 |
T18 |
1600 |
0 |
0 |
0 |
T19 |
14990 |
0 |
0 |
0 |
T20 |
1876 |
0 |
0 |
0 |
T21 |
919 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123620800 |
31476 |
0 |
0 |
T1 |
212004 |
158 |
0 |
0 |
T2 |
940781 |
439 |
0 |
0 |
T3 |
34116 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
1088 |
0 |
0 |
0 |
T16 |
1778 |
0 |
0 |
0 |
T17 |
2246 |
0 |
0 |
0 |
T18 |
374 |
0 |
0 |
0 |
T19 |
11375 |
0 |
0 |
0 |
T20 |
938 |
0 |
0 |
0 |
T21 |
1370 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529079981 |
25517 |
0 |
0 |
T1 |
967988 |
158 |
0 |
0 |
T2 |
406456 |
426 |
0 |
0 |
T3 |
142293 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
191 |
0 |
0 |
T15 |
4126 |
0 |
0 |
0 |
T16 |
7112 |
0 |
0 |
0 |
T17 |
8998 |
0 |
0 |
0 |
T18 |
1683 |
0 |
0 |
0 |
T19 |
55517 |
0 |
0 |
0 |
T20 |
3992 |
0 |
0 |
0 |
T21 |
5750 |
0 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
25517 |
0 |
0 |
T1 |
250996 |
158 |
0 |
0 |
T2 |
393641 |
426 |
0 |
0 |
T3 |
38419 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
191 |
0 |
0 |
T15 |
1114 |
0 |
0 |
0 |
T16 |
1208 |
0 |
0 |
0 |
T17 |
1439 |
0 |
0 |
0 |
T18 |
1600 |
0 |
0 |
0 |
T19 |
14990 |
0 |
0 |
0 |
T20 |
1876 |
0 |
0 |
0 |
T21 |
919 |
0 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529079981 |
31649 |
0 |
0 |
T1 |
967988 |
158 |
0 |
0 |
T2 |
406456 |
439 |
0 |
0 |
T3 |
142293 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
4126 |
0 |
0 |
0 |
T16 |
7112 |
0 |
0 |
0 |
T17 |
8998 |
0 |
0 |
0 |
T18 |
1683 |
0 |
0 |
0 |
T19 |
55517 |
0 |
0 |
0 |
T20 |
3992 |
0 |
0 |
0 |
T21 |
5750 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
31661 |
0 |
0 |
T1 |
250996 |
158 |
0 |
0 |
T2 |
393641 |
439 |
0 |
0 |
T3 |
38419 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
1114 |
0 |
0 |
0 |
T16 |
1208 |
0 |
0 |
0 |
T17 |
1439 |
0 |
0 |
0 |
T18 |
1600 |
0 |
0 |
0 |
T19 |
14990 |
0 |
0 |
0 |
T20 |
1876 |
0 |
0 |
0 |
T21 |
919 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
31635 |
0 |
0 |
T1 |
250996 |
158 |
0 |
0 |
T2 |
393641 |
439 |
0 |
0 |
T3 |
38419 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
1114 |
0 |
0 |
0 |
T16 |
1208 |
0 |
0 |
0 |
T17 |
1439 |
0 |
0 |
0 |
T18 |
1600 |
0 |
0 |
0 |
T19 |
14990 |
0 |
0 |
0 |
T20 |
1876 |
0 |
0 |
0 |
T21 |
919 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529079981 |
31651 |
0 |
0 |
T1 |
967988 |
158 |
0 |
0 |
T2 |
406456 |
439 |
0 |
0 |
T3 |
142293 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
4126 |
0 |
0 |
0 |
T16 |
7112 |
0 |
0 |
0 |
T17 |
8998 |
0 |
0 |
0 |
T18 |
1683 |
0 |
0 |
0 |
T19 |
55517 |
0 |
0 |
0 |
T20 |
3992 |
0 |
0 |
0 |
T21 |
5750 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
254091559 |
25013 |
0 |
0 |
T1 |
453121 |
158 |
0 |
0 |
T2 |
192222 |
426 |
0 |
0 |
T3 |
68301 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
191 |
0 |
0 |
T15 |
1980 |
0 |
0 |
0 |
T16 |
3413 |
0 |
0 |
0 |
T17 |
4319 |
0 |
0 |
0 |
T18 |
808 |
0 |
0 |
0 |
T19 |
26648 |
0 |
0 |
0 |
T20 |
1917 |
0 |
0 |
0 |
T21 |
2760 |
0 |
0 |
0 |
T30 |
0 |
10 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
25517 |
0 |
0 |
T1 |
250996 |
158 |
0 |
0 |
T2 |
393641 |
426 |
0 |
0 |
T3 |
38419 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
191 |
0 |
0 |
T15 |
1114 |
0 |
0 |
0 |
T16 |
1208 |
0 |
0 |
0 |
T17 |
1439 |
0 |
0 |
0 |
T18 |
1600 |
0 |
0 |
0 |
T19 |
14990 |
0 |
0 |
0 |
T20 |
1876 |
0 |
0 |
0 |
T21 |
919 |
0 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
254091559 |
31253 |
0 |
0 |
T1 |
453121 |
158 |
0 |
0 |
T2 |
192222 |
439 |
0 |
0 |
T3 |
68301 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
1980 |
0 |
0 |
0 |
T16 |
3413 |
0 |
0 |
0 |
T17 |
4319 |
0 |
0 |
0 |
T18 |
808 |
0 |
0 |
0 |
T19 |
26648 |
0 |
0 |
0 |
T20 |
1917 |
0 |
0 |
0 |
T21 |
2760 |
0 |
0 |
0 |
T30 |
0 |
30 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
31426 |
0 |
0 |
T1 |
250996 |
158 |
0 |
0 |
T2 |
393641 |
439 |
0 |
0 |
T3 |
38419 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
1114 |
0 |
0 |
0 |
T16 |
1208 |
0 |
0 |
0 |
T17 |
1439 |
0 |
0 |
0 |
T18 |
1600 |
0 |
0 |
0 |
T19 |
14990 |
0 |
0 |
0 |
T20 |
1876 |
0 |
0 |
0 |
T21 |
919 |
0 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
31095 |
0 |
0 |
T1 |
250996 |
158 |
0 |
0 |
T2 |
393641 |
439 |
0 |
0 |
T3 |
38419 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
1114 |
0 |
0 |
0 |
T16 |
1208 |
0 |
0 |
0 |
T17 |
1439 |
0 |
0 |
0 |
T18 |
1600 |
0 |
0 |
0 |
T19 |
14990 |
0 |
0 |
0 |
T20 |
1876 |
0 |
0 |
0 |
T21 |
919 |
0 |
0 |
0 |
T30 |
0 |
30 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
254091559 |
31292 |
0 |
0 |
T1 |
453121 |
158 |
0 |
0 |
T2 |
192222 |
439 |
0 |
0 |
T3 |
68301 |
24 |
0 |
0 |
T8 |
0 |
128 |
0 |
0 |
T9 |
0 |
197 |
0 |
0 |
T15 |
1980 |
0 |
0 |
0 |
T16 |
3413 |
0 |
0 |
0 |
T17 |
4319 |
0 |
0 |
0 |
T18 |
808 |
0 |
0 |
0 |
T19 |
26648 |
0 |
0 |
0 |
T20 |
1917 |
0 |
0 |
0 |
T21 |
2760 |
0 |
0 |
0 |
T30 |
0 |
30 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T32 |
0 |
40 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T51,T57 |
1 | 0 | Covered | T55,T51,T57 |
1 | 1 | Covered | T51,T111,T112 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T51,T57 |
1 | 0 | Covered | T51,T111,T112 |
1 | 1 | Covered | T55,T51,T57 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
36 |
0 |
0 |
T51 |
13132 |
3 |
0 |
0 |
T55 |
6044 |
1 |
0 |
0 |
T57 |
13709 |
1 |
0 |
0 |
T58 |
14308 |
1 |
0 |
0 |
T59 |
11827 |
1 |
0 |
0 |
T60 |
9180 |
1 |
0 |
0 |
T61 |
6682 |
1 |
0 |
0 |
T109 |
14864 |
1 |
0 |
0 |
T110 |
5625 |
2 |
0 |
0 |
T113 |
2336 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
496338708 |
36 |
0 |
0 |
T51 |
25727 |
3 |
0 |
0 |
T55 |
26372 |
1 |
0 |
0 |
T57 |
54834 |
1 |
0 |
0 |
T58 |
28030 |
1 |
0 |
0 |
T59 |
11827 |
1 |
0 |
0 |
T60 |
9180 |
1 |
0 |
0 |
T61 |
6682 |
1 |
0 |
0 |
T109 |
14269 |
1 |
0 |
0 |
T110 |
20769 |
2 |
0 |
0 |
T113 |
28034 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T51,T52,T57 |
1 | 0 | Covered | T51,T52,T57 |
1 | 1 | Covered | T51,T60,T110 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T51,T52,T57 |
1 | 0 | Covered | T51,T60,T110 |
1 | 1 | Covered | T51,T52,T57 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
25 |
0 |
0 |
T51 |
13132 |
3 |
0 |
0 |
T52 |
13475 |
1 |
0 |
0 |
T57 |
13709 |
1 |
0 |
0 |
T59 |
11827 |
1 |
0 |
0 |
T60 |
9180 |
2 |
0 |
0 |
T61 |
6682 |
1 |
0 |
0 |
T109 |
14864 |
1 |
0 |
0 |
T110 |
5625 |
3 |
0 |
0 |
T114 |
8441 |
2 |
0 |
0 |
T115 |
8459 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
496338708 |
25 |
0 |
0 |
T51 |
25727 |
3 |
0 |
0 |
T52 |
15584 |
1 |
0 |
0 |
T57 |
54834 |
1 |
0 |
0 |
T59 |
11827 |
1 |
0 |
0 |
T60 |
9180 |
2 |
0 |
0 |
T61 |
6682 |
1 |
0 |
0 |
T109 |
14269 |
1 |
0 |
0 |
T110 |
20769 |
3 |
0 |
0 |
T114 |
26141 |
2 |
0 |
0 |
T115 |
21371 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T51,T61 |
1 | 0 | Covered | T55,T51,T61 |
1 | 1 | Covered | T55,T59,T110 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T51,T61 |
1 | 0 | Covered | T55,T59,T110 |
1 | 1 | Covered | T55,T51,T61 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
38 |
0 |
0 |
T51 |
13132 |
1 |
0 |
0 |
T55 |
6044 |
3 |
0 |
0 |
T58 |
14308 |
1 |
0 |
0 |
T59 |
11827 |
4 |
0 |
0 |
T60 |
9180 |
1 |
0 |
0 |
T61 |
6682 |
1 |
0 |
0 |
T107 |
7580 |
1 |
0 |
0 |
T108 |
7557 |
1 |
0 |
0 |
T109 |
14864 |
1 |
0 |
0 |
T110 |
5625 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247242891 |
38 |
0 |
0 |
T51 |
11990 |
1 |
0 |
0 |
T55 |
12813 |
3 |
0 |
0 |
T58 |
13279 |
1 |
0 |
0 |
T59 |
5155 |
4 |
0 |
0 |
T60 |
3835 |
1 |
0 |
0 |
T61 |
2815 |
1 |
0 |
0 |
T107 |
3123 |
1 |
0 |
0 |
T108 |
2967 |
1 |
0 |
0 |
T109 |
6332 |
1 |
0 |
0 |
T110 |
9636 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T51,T56 |
1 | 0 | Covered | T55,T51,T56 |
1 | 1 | Covered | T61,T59,T107 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T51,T56 |
1 | 0 | Covered | T61,T59,T107 |
1 | 1 | Covered | T55,T51,T56 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
37 |
0 |
0 |
T51 |
13132 |
1 |
0 |
0 |
T55 |
6044 |
1 |
0 |
0 |
T56 |
11914 |
1 |
0 |
0 |
T57 |
13709 |
1 |
0 |
0 |
T59 |
11827 |
3 |
0 |
0 |
T60 |
9180 |
1 |
0 |
0 |
T61 |
6682 |
2 |
0 |
0 |
T107 |
7580 |
3 |
0 |
0 |
T109 |
14864 |
1 |
0 |
0 |
T110 |
5625 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247242891 |
37 |
0 |
0 |
T51 |
11990 |
1 |
0 |
0 |
T55 |
12813 |
1 |
0 |
0 |
T56 |
12202 |
1 |
0 |
0 |
T57 |
26628 |
1 |
0 |
0 |
T59 |
5155 |
3 |
0 |
0 |
T60 |
3835 |
1 |
0 |
0 |
T61 |
2815 |
2 |
0 |
0 |
T107 |
3123 |
3 |
0 |
0 |
T109 |
6332 |
1 |
0 |
0 |
T110 |
9636 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T52,T57 |
1 | 0 | Covered | T55,T52,T57 |
1 | 1 | Covered | T57,T59,T115 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T52,T57 |
1 | 0 | Covered | T57,T59,T115 |
1 | 1 | Covered | T55,T52,T57 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
33 |
0 |
0 |
T52 |
13475 |
1 |
0 |
0 |
T55 |
6044 |
2 |
0 |
0 |
T57 |
13709 |
3 |
0 |
0 |
T59 |
11827 |
4 |
0 |
0 |
T63 |
6474 |
1 |
0 |
0 |
T109 |
14864 |
1 |
0 |
0 |
T110 |
5625 |
1 |
0 |
0 |
T114 |
8441 |
1 |
0 |
0 |
T116 |
7617 |
1 |
0 |
0 |
T117 |
7926 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123620800 |
33 |
0 |
0 |
T52 |
3576 |
1 |
0 |
0 |
T55 |
6406 |
2 |
0 |
0 |
T57 |
13314 |
3 |
0 |
0 |
T59 |
2579 |
4 |
0 |
0 |
T63 |
9375 |
1 |
0 |
0 |
T109 |
3164 |
1 |
0 |
0 |
T110 |
4816 |
1 |
0 |
0 |
T114 |
6083 |
1 |
0 |
0 |
T116 |
1635 |
1 |
0 |
0 |
T117 |
6582 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T52,T57 |
1 | 0 | Covered | T55,T52,T57 |
1 | 1 | Covered | T57,T118,T112 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T52,T57 |
1 | 0 | Covered | T57,T118,T112 |
1 | 1 | Covered | T55,T52,T57 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
23 |
0 |
0 |
T52 |
13475 |
1 |
0 |
0 |
T55 |
6044 |
1 |
0 |
0 |
T57 |
13709 |
2 |
0 |
0 |
T59 |
11827 |
2 |
0 |
0 |
T60 |
9180 |
1 |
0 |
0 |
T63 |
6474 |
1 |
0 |
0 |
T108 |
7557 |
1 |
0 |
0 |
T109 |
14864 |
1 |
0 |
0 |
T114 |
8441 |
1 |
0 |
0 |
T117 |
7926 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123620800 |
23 |
0 |
0 |
T52 |
3576 |
1 |
0 |
0 |
T55 |
6406 |
1 |
0 |
0 |
T57 |
13314 |
2 |
0 |
0 |
T59 |
2579 |
2 |
0 |
0 |
T60 |
1916 |
1 |
0 |
0 |
T63 |
9375 |
1 |
0 |
0 |
T108 |
1481 |
1 |
0 |
0 |
T109 |
3164 |
1 |
0 |
0 |
T114 |
6083 |
1 |
0 |
0 |
T117 |
6582 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T51,T52,T53 |
1 | 0 | Covered | T51,T52,T53 |
1 | 1 | Covered | T53,T107,T119 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T51,T52,T53 |
1 | 0 | Covered | T53,T107,T119 |
1 | 1 | Covered | T51,T52,T53 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
40 |
0 |
0 |
T51 |
13132 |
1 |
0 |
0 |
T52 |
13475 |
1 |
0 |
0 |
T53 |
7181 |
2 |
0 |
0 |
T56 |
11914 |
2 |
0 |
0 |
T57 |
13709 |
1 |
0 |
0 |
T59 |
11827 |
1 |
0 |
0 |
T60 |
9180 |
1 |
0 |
0 |
T61 |
6682 |
1 |
0 |
0 |
T62 |
6961 |
1 |
0 |
0 |
T107 |
7580 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529079981 |
40 |
0 |
0 |
T51 |
26800 |
1 |
0 |
0 |
T52 |
16235 |
1 |
0 |
0 |
T53 |
21122 |
2 |
0 |
0 |
T56 |
27077 |
2 |
0 |
0 |
T57 |
57121 |
1 |
0 |
0 |
T59 |
12321 |
1 |
0 |
0 |
T60 |
9563 |
1 |
0 |
0 |
T61 |
6961 |
1 |
0 |
0 |
T62 |
38677 |
1 |
0 |
0 |
T107 |
7978 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T54,T52,T53 |
1 | 0 | Covered | T54,T52,T53 |
1 | 1 | Covered | T53,T57,T61 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T54,T52,T53 |
1 | 0 | Covered | T53,T57,T61 |
1 | 1 | Covered | T54,T52,T53 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
35 |
0 |
0 |
T52 |
13475 |
1 |
0 |
0 |
T53 |
7181 |
2 |
0 |
0 |
T54 |
8526 |
1 |
0 |
0 |
T56 |
11914 |
2 |
0 |
0 |
T57 |
13709 |
2 |
0 |
0 |
T59 |
11827 |
1 |
0 |
0 |
T60 |
9180 |
1 |
0 |
0 |
T61 |
6682 |
3 |
0 |
0 |
T107 |
7580 |
2 |
0 |
0 |
T110 |
5625 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529079981 |
35 |
0 |
0 |
T52 |
16235 |
1 |
0 |
0 |
T53 |
21122 |
2 |
0 |
0 |
T54 |
8526 |
1 |
0 |
0 |
T56 |
27077 |
2 |
0 |
0 |
T57 |
57121 |
2 |
0 |
0 |
T59 |
12321 |
1 |
0 |
0 |
T60 |
9563 |
1 |
0 |
0 |
T61 |
6961 |
3 |
0 |
0 |
T107 |
7978 |
2 |
0 |
0 |
T110 |
21635 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T54,T55,T53 |
1 | 0 | Covered | T54,T55,T53 |
1 | 1 | Covered | T113,T119,T111 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T54,T55,T53 |
1 | 0 | Covered | T113,T119,T111 |
1 | 1 | Covered | T54,T55,T53 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
29 |
0 |
0 |
T53 |
7181 |
1 |
0 |
0 |
T54 |
8526 |
1 |
0 |
0 |
T55 |
6044 |
1 |
0 |
0 |
T58 |
14308 |
1 |
0 |
0 |
T60 |
9180 |
1 |
0 |
0 |
T62 |
6961 |
1 |
0 |
0 |
T107 |
7580 |
1 |
0 |
0 |
T108 |
7557 |
1 |
0 |
0 |
T113 |
2336 |
2 |
0 |
0 |
T120 |
10847 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
254091559 |
29 |
0 |
0 |
T53 |
10139 |
1 |
0 |
0 |
T54 |
4092 |
1 |
0 |
0 |
T55 |
13186 |
1 |
0 |
0 |
T58 |
14016 |
1 |
0 |
0 |
T60 |
4590 |
1 |
0 |
0 |
T62 |
18566 |
1 |
0 |
0 |
T107 |
3829 |
1 |
0 |
0 |
T108 |
3627 |
1 |
0 |
0 |
T113 |
14018 |
2 |
0 |
0 |
T120 |
10626 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T51,T52 |
1 | 0 | Covered | T55,T51,T52 |
1 | 1 | Covered | T108,T115,T121 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T51,T52 |
1 | 0 | Covered | T108,T115,T121 |
1 | 1 | Covered | T55,T51,T52 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157019298 |
38 |
0 |
0 |
T51 |
13132 |
2 |
0 |
0 |
T52 |
13475 |
1 |
0 |
0 |
T53 |
7181 |
1 |
0 |
0 |
T55 |
6044 |
1 |
0 |
0 |
T56 |
11914 |
1 |
0 |
0 |
T57 |
13709 |
1 |
0 |
0 |
T58 |
14308 |
1 |
0 |
0 |
T61 |
6682 |
1 |
0 |
0 |
T62 |
6961 |
1 |
0 |
0 |
T108 |
7557 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
254091559 |
38 |
0 |
0 |
T51 |
12864 |
2 |
0 |
0 |
T52 |
7793 |
1 |
0 |
0 |
T53 |
10139 |
1 |
0 |
0 |
T55 |
13186 |
1 |
0 |
0 |
T56 |
12997 |
1 |
0 |
0 |
T57 |
27418 |
1 |
0 |
0 |
T58 |
14016 |
1 |
0 |
0 |
T61 |
3341 |
1 |
0 |
0 |
T62 |
18566 |
1 |
0 |
0 |
T108 |
3627 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493198602 |
98525 |
0 |
0 |
T1 |
848604 |
669 |
0 |
0 |
T2 |
377514 |
1477 |
0 |
0 |
T3 |
136597 |
42 |
0 |
0 |
T8 |
0 |
646 |
0 |
0 |
T9 |
0 |
681 |
0 |
0 |
T10 |
0 |
1238 |
0 |
0 |
T15 |
3961 |
0 |
0 |
0 |
T16 |
6827 |
0 |
0 |
0 |
T17 |
8638 |
0 |
0 |
0 |
T18 |
1616 |
0 |
0 |
0 |
T19 |
53295 |
0 |
0 |
0 |
T20 |
3833 |
0 |
0 |
0 |
T21 |
5520 |
0 |
0 |
0 |
T31 |
0 |
85 |
0 |
0 |
T32 |
0 |
255 |
0 |
0 |
T33 |
0 |
27 |
0 |
0 |
T34 |
0 |
185 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18210376 |
97780 |
0 |
0 |
T1 |
4907 |
669 |
0 |
0 |
T2 |
115411 |
1478 |
0 |
0 |
T3 |
300 |
42 |
0 |
0 |
T8 |
0 |
646 |
0 |
0 |
T9 |
0 |
681 |
0 |
0 |
T10 |
0 |
1238 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
497 |
0 |
0 |
0 |
T17 |
629 |
0 |
0 |
0 |
T18 |
118 |
0 |
0 |
0 |
T19 |
3886 |
0 |
0 |
0 |
T20 |
279 |
0 |
0 |
0 |
T21 |
402 |
0 |
0 |
0 |
T31 |
0 |
85 |
0 |
0 |
T32 |
0 |
255 |
0 |
0 |
T33 |
0 |
27 |
0 |
0 |
T34 |
0 |
185 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
245720031 |
97487 |
0 |
0 |
T1 |
424010 |
669 |
0 |
0 |
T2 |
188157 |
1477 |
0 |
0 |
T3 |
68231 |
42 |
0 |
0 |
T8 |
0 |
646 |
0 |
0 |
T9 |
0 |
679 |
0 |
0 |
T10 |
0 |
1238 |
0 |
0 |
T15 |
2176 |
0 |
0 |
0 |
T16 |
3556 |
0 |
0 |
0 |
T17 |
4491 |
0 |
0 |
0 |
T18 |
749 |
0 |
0 |
0 |
T19 |
22743 |
0 |
0 |
0 |
T20 |
1877 |
0 |
0 |
0 |
T21 |
2741 |
0 |
0 |
0 |
T31 |
0 |
85 |
0 |
0 |
T32 |
0 |
255 |
0 |
0 |
T33 |
0 |
27 |
0 |
0 |
T34 |
0 |
185 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18210376 |
96745 |
0 |
0 |
T1 |
4907 |
669 |
0 |
0 |
T2 |
115411 |
1478 |
0 |
0 |
T3 |
300 |
42 |
0 |
0 |
T8 |
0 |
646 |
0 |
0 |
T9 |
0 |
679 |
0 |
0 |
T10 |
0 |
1238 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
497 |
0 |
0 |
0 |
T17 |
629 |
0 |
0 |
0 |
T18 |
118 |
0 |
0 |
0 |
T19 |
3886 |
0 |
0 |
0 |
T20 |
279 |
0 |
0 |
0 |
T21 |
402 |
0 |
0 |
0 |
T31 |
0 |
85 |
0 |
0 |
T32 |
0 |
255 |
0 |
0 |
T33 |
0 |
27 |
0 |
0 |
T34 |
0 |
185 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122859369 |
95952 |
0 |
0 |
T1 |
212004 |
669 |
0 |
0 |
T2 |
940781 |
1477 |
0 |
0 |
T3 |
34116 |
42 |
0 |
0 |
T8 |
0 |
646 |
0 |
0 |
T9 |
0 |
673 |
0 |
0 |
T10 |
0 |
1235 |
0 |
0 |
T15 |
1088 |
0 |
0 |
0 |
T16 |
1778 |
0 |
0 |
0 |
T17 |
2246 |
0 |
0 |
0 |
T18 |
374 |
0 |
0 |
0 |
T19 |
11375 |
0 |
0 |
0 |
T20 |
938 |
0 |
0 |
0 |
T21 |
1370 |
0 |
0 |
0 |
T31 |
0 |
85 |
0 |
0 |
T32 |
0 |
255 |
0 |
0 |
T33 |
0 |
27 |
0 |
0 |
T34 |
0 |
185 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18210376 |
95219 |
0 |
0 |
T1 |
4907 |
669 |
0 |
0 |
T2 |
115411 |
1478 |
0 |
0 |
T3 |
300 |
42 |
0 |
0 |
T8 |
0 |
646 |
0 |
0 |
T9 |
0 |
673 |
0 |
0 |
T10 |
0 |
1235 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
497 |
0 |
0 |
0 |
T17 |
629 |
0 |
0 |
0 |
T18 |
118 |
0 |
0 |
0 |
T19 |
3886 |
0 |
0 |
0 |
T20 |
279 |
0 |
0 |
0 |
T21 |
402 |
0 |
0 |
0 |
T31 |
0 |
85 |
0 |
0 |
T32 |
0 |
255 |
0 |
0 |
T33 |
0 |
27 |
0 |
0 |
T34 |
0 |
185 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525808928 |
118412 |
0 |
0 |
T1 |
967988 |
837 |
0 |
0 |
T2 |
406456 |
1733 |
0 |
0 |
T3 |
142293 |
42 |
0 |
0 |
T8 |
0 |
706 |
0 |
0 |
T9 |
0 |
909 |
0 |
0 |
T10 |
0 |
1501 |
0 |
0 |
T15 |
4126 |
0 |
0 |
0 |
T16 |
7112 |
0 |
0 |
0 |
T17 |
8998 |
0 |
0 |
0 |
T18 |
1683 |
0 |
0 |
0 |
T19 |
55517 |
0 |
0 |
0 |
T20 |
3992 |
0 |
0 |
0 |
T21 |
5750 |
0 |
0 |
0 |
T31 |
0 |
193 |
0 |
0 |
T32 |
0 |
277 |
0 |
0 |
T33 |
0 |
27 |
0 |
0 |
T34 |
0 |
257 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18555821 |
118031 |
0 |
0 |
T1 |
5075 |
837 |
0 |
0 |
T2 |
115675 |
1733 |
0 |
0 |
T3 |
300 |
42 |
0 |
0 |
T8 |
0 |
706 |
0 |
0 |
T9 |
0 |
909 |
0 |
0 |
T10 |
0 |
1454 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
497 |
0 |
0 |
0 |
T17 |
629 |
0 |
0 |
0 |
T18 |
118 |
0 |
0 |
0 |
T19 |
3886 |
0 |
0 |
0 |
T20 |
279 |
0 |
0 |
0 |
T21 |
402 |
0 |
0 |
0 |
T31 |
0 |
193 |
0 |
0 |
T32 |
0 |
277 |
0 |
0 |
T33 |
0 |
27 |
0 |
0 |
T34 |
0 |
257 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
252521490 |
117187 |
0 |
0 |
T1 |
453121 |
778 |
0 |
0 |
T2 |
192222 |
1615 |
0 |
0 |
T3 |
68301 |
42 |
0 |
0 |
T8 |
0 |
750 |
0 |
0 |
T9 |
0 |
896 |
0 |
0 |
T10 |
0 |
1515 |
0 |
0 |
T15 |
1980 |
0 |
0 |
0 |
T16 |
3413 |
0 |
0 |
0 |
T17 |
4319 |
0 |
0 |
0 |
T18 |
808 |
0 |
0 |
0 |
T19 |
26648 |
0 |
0 |
0 |
T20 |
1917 |
0 |
0 |
0 |
T21 |
2760 |
0 |
0 |
0 |
T31 |
0 |
169 |
0 |
0 |
T32 |
0 |
271 |
0 |
0 |
T33 |
0 |
27 |
0 |
0 |
T34 |
0 |
233 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18495697 |
117021 |
0 |
0 |
T1 |
5027 |
778 |
0 |
0 |
T2 |
115555 |
1616 |
0 |
0 |
T3 |
300 |
42 |
0 |
0 |
T8 |
0 |
750 |
0 |
0 |
T9 |
0 |
896 |
0 |
0 |
T10 |
0 |
1515 |
0 |
0 |
T15 |
288 |
0 |
0 |
0 |
T16 |
497 |
0 |
0 |
0 |
T17 |
629 |
0 |
0 |
0 |
T18 |
118 |
0 |
0 |
0 |
T19 |
3886 |
0 |
0 |
0 |
T20 |
279 |
0 |
0 |
0 |
T21 |
402 |
0 |
0 |
0 |
T31 |
0 |
169 |
0 |
0 |
T32 |
0 |
271 |
0 |
0 |
T33 |
0 |
27 |
0 |
0 |
T34 |
0 |
233 |
0 |
0 |