Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T8,T19,T37 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T4 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T4 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T4 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T4 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T4 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T4 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
413121015 | 
49882342 | 
0 | 
0 | 
| T1 | 
817101 | 
2459 | 
0 | 
0 | 
| T2 | 
9543 | 
396 | 
0 | 
0 | 
| T3 | 
3637 | 
0 | 
0 | 
0 | 
| T4 | 
519257 | 
569 | 
0 | 
0 | 
| T5 | 
629 | 
0 | 
0 | 
0 | 
| T6 | 
792567 | 
543723 | 
0 | 
0 | 
| T7 | 
0 | 
28106 | 
0 | 
0 | 
| T8 | 
0 | 
116996 | 
0 | 
0 | 
| T12 | 
1242 | 
0 | 
0 | 
0 | 
| T13 | 
1154 | 
0 | 
0 | 
0 | 
| T17 | 
12568 | 
680 | 
0 | 
0 | 
| T18 | 
4113 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
660 | 
0 | 
0 | 
| T44 | 
0 | 
17 | 
0 | 
0 | 
| T55 | 
0 | 
34 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
413121015 | 
412266771 | 
0 | 
0 | 
| T1 | 
817101 | 
817011 | 
0 | 
0 | 
| T2 | 
9543 | 
9361 | 
0 | 
0 | 
| T3 | 
3637 | 
3000 | 
0 | 
0 | 
| T4 | 
519257 | 
519174 | 
0 | 
0 | 
| T5 | 
629 | 
568 | 
0 | 
0 | 
| T6 | 
792567 | 
792426 | 
0 | 
0 | 
| T12 | 
1242 | 
1038 | 
0 | 
0 | 
| T13 | 
1154 | 
922 | 
0 | 
0 | 
| T17 | 
12568 | 
12424 | 
0 | 
0 | 
| T18 | 
4113 | 
3491 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
413121015 | 
412266771 | 
0 | 
0 | 
| T1 | 
817101 | 
817011 | 
0 | 
0 | 
| T2 | 
9543 | 
9361 | 
0 | 
0 | 
| T3 | 
3637 | 
3000 | 
0 | 
0 | 
| T4 | 
519257 | 
519174 | 
0 | 
0 | 
| T5 | 
629 | 
568 | 
0 | 
0 | 
| T6 | 
792567 | 
792426 | 
0 | 
0 | 
| T12 | 
1242 | 
1038 | 
0 | 
0 | 
| T13 | 
1154 | 
922 | 
0 | 
0 | 
| T17 | 
12568 | 
12424 | 
0 | 
0 | 
| T18 | 
4113 | 
3491 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
413121015 | 
412266771 | 
0 | 
0 | 
| T1 | 
817101 | 
817011 | 
0 | 
0 | 
| T2 | 
9543 | 
9361 | 
0 | 
0 | 
| T3 | 
3637 | 
3000 | 
0 | 
0 | 
| T4 | 
519257 | 
519174 | 
0 | 
0 | 
| T5 | 
629 | 
568 | 
0 | 
0 | 
| T6 | 
792567 | 
792426 | 
0 | 
0 | 
| T12 | 
1242 | 
1038 | 
0 | 
0 | 
| T13 | 
1154 | 
922 | 
0 | 
0 | 
| T17 | 
12568 | 
12424 | 
0 | 
0 | 
| T18 | 
4113 | 
3491 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
413121015 | 
49882342 | 
0 | 
0 | 
| T1 | 
817101 | 
2459 | 
0 | 
0 | 
| T2 | 
9543 | 
396 | 
0 | 
0 | 
| T3 | 
3637 | 
0 | 
0 | 
0 | 
| T4 | 
519257 | 
569 | 
0 | 
0 | 
| T5 | 
629 | 
0 | 
0 | 
0 | 
| T6 | 
792567 | 
543723 | 
0 | 
0 | 
| T7 | 
0 | 
28106 | 
0 | 
0 | 
| T8 | 
0 | 
116996 | 
0 | 
0 | 
| T12 | 
1242 | 
0 | 
0 | 
0 | 
| T13 | 
1154 | 
0 | 
0 | 
0 | 
| T17 | 
12568 | 
680 | 
0 | 
0 | 
| T18 | 
4113 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
660 | 
0 | 
0 | 
| T44 | 
0 | 
17 | 
0 | 
0 | 
| T55 | 
0 | 
34 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T67 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T4 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T4 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T17,T7 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T4 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T4 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T4 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T4 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
413121015 | 
12795795 | 
0 | 
0 | 
| T1 | 
817101 | 
823 | 
0 | 
0 | 
| T2 | 
9543 | 
146 | 
0 | 
0 | 
| T3 | 
3637 | 
0 | 
0 | 
0 | 
| T4 | 
519257 | 
199 | 
0 | 
0 | 
| T5 | 
629 | 
0 | 
0 | 
0 | 
| T6 | 
792567 | 
10609 | 
0 | 
0 | 
| T7 | 
0 | 
12470 | 
0 | 
0 | 
| T8 | 
0 | 
48217 | 
0 | 
0 | 
| T12 | 
1242 | 
0 | 
0 | 
0 | 
| T13 | 
1154 | 
0 | 
0 | 
0 | 
| T17 | 
12568 | 
280 | 
0 | 
0 | 
| T18 | 
4113 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
274 | 
0 | 
0 | 
| T44 | 
0 | 
6 | 
0 | 
0 | 
| T55 | 
0 | 
14 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
413121015 | 
412266771 | 
0 | 
0 | 
| T1 | 
817101 | 
817011 | 
0 | 
0 | 
| T2 | 
9543 | 
9361 | 
0 | 
0 | 
| T3 | 
3637 | 
3000 | 
0 | 
0 | 
| T4 | 
519257 | 
519174 | 
0 | 
0 | 
| T5 | 
629 | 
568 | 
0 | 
0 | 
| T6 | 
792567 | 
792426 | 
0 | 
0 | 
| T12 | 
1242 | 
1038 | 
0 | 
0 | 
| T13 | 
1154 | 
922 | 
0 | 
0 | 
| T17 | 
12568 | 
12424 | 
0 | 
0 | 
| T18 | 
4113 | 
3491 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
413121015 | 
412266771 | 
0 | 
0 | 
| T1 | 
817101 | 
817011 | 
0 | 
0 | 
| T2 | 
9543 | 
9361 | 
0 | 
0 | 
| T3 | 
3637 | 
3000 | 
0 | 
0 | 
| T4 | 
519257 | 
519174 | 
0 | 
0 | 
| T5 | 
629 | 
568 | 
0 | 
0 | 
| T6 | 
792567 | 
792426 | 
0 | 
0 | 
| T12 | 
1242 | 
1038 | 
0 | 
0 | 
| T13 | 
1154 | 
922 | 
0 | 
0 | 
| T17 | 
12568 | 
12424 | 
0 | 
0 | 
| T18 | 
4113 | 
3491 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
413121015 | 
412266771 | 
0 | 
0 | 
| T1 | 
817101 | 
817011 | 
0 | 
0 | 
| T2 | 
9543 | 
9361 | 
0 | 
0 | 
| T3 | 
3637 | 
3000 | 
0 | 
0 | 
| T4 | 
519257 | 
519174 | 
0 | 
0 | 
| T5 | 
629 | 
568 | 
0 | 
0 | 
| T6 | 
792567 | 
792426 | 
0 | 
0 | 
| T12 | 
1242 | 
1038 | 
0 | 
0 | 
| T13 | 
1154 | 
922 | 
0 | 
0 | 
| T17 | 
12568 | 
12424 | 
0 | 
0 | 
| T18 | 
4113 | 
3491 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
413121015 | 
12795795 | 
0 | 
0 | 
| T1 | 
817101 | 
823 | 
0 | 
0 | 
| T2 | 
9543 | 
146 | 
0 | 
0 | 
| T3 | 
3637 | 
0 | 
0 | 
0 | 
| T4 | 
519257 | 
199 | 
0 | 
0 | 
| T5 | 
629 | 
0 | 
0 | 
0 | 
| T6 | 
792567 | 
10609 | 
0 | 
0 | 
| T7 | 
0 | 
12470 | 
0 | 
0 | 
| T8 | 
0 | 
48217 | 
0 | 
0 | 
| T12 | 
1242 | 
0 | 
0 | 
0 | 
| T13 | 
1154 | 
0 | 
0 | 
0 | 
| T17 | 
12568 | 
280 | 
0 | 
0 | 
| T18 | 
4113 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
274 | 
0 | 
0 | 
| T44 | 
0 | 
6 | 
0 | 
0 | 
| T55 | 
0 | 
14 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
 | Total | Covered | Percent | 
| Conditions | 16 | 12 | 75.00 | 
| Logical | 16 | 12 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T64,T65,T79 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T17,T7 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T17,T7 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T4 | 
| 1 | 0 | 1 | Covered | T2,T17,T7 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T17,T7 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
| 0 | Covered | T2,T17,T7 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T2,T17,T7 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T17,T7 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
413288616 | 
11620060 | 
0 | 
0 | 
| T2 | 
9543 | 
36 | 
0 | 
0 | 
| T3 | 
3637 | 
0 | 
0 | 
0 | 
| T4 | 
519257 | 
0 | 
0 | 
0 | 
| T5 | 
629 | 
0 | 
0 | 
0 | 
| T6 | 
792567 | 
0 | 
0 | 
0 | 
| T7 | 
107304 | 
1258 | 
0 | 
0 | 
| T8 | 
0 | 
83177 | 
0 | 
0 | 
| T12 | 
1242 | 
0 | 
0 | 
0 | 
| T13 | 
1154 | 
0 | 
0 | 
0 | 
| T17 | 
12568 | 
280 | 
0 | 
0 | 
| T18 | 
4113 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
274 | 
0 | 
0 | 
| T27 | 
0 | 
78 | 
0 | 
0 | 
| T37 | 
0 | 
58311 | 
0 | 
0 | 
| T55 | 
0 | 
14 | 
0 | 
0 | 
| T70 | 
0 | 
67033 | 
0 | 
0 | 
| T71 | 
0 | 
446 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
413288616 | 
412434372 | 
0 | 
0 | 
| T1 | 
817101 | 
817011 | 
0 | 
0 | 
| T2 | 
9543 | 
9361 | 
0 | 
0 | 
| T3 | 
3637 | 
3000 | 
0 | 
0 | 
| T4 | 
519257 | 
519174 | 
0 | 
0 | 
| T5 | 
629 | 
568 | 
0 | 
0 | 
| T6 | 
792567 | 
792426 | 
0 | 
0 | 
| T12 | 
1242 | 
1038 | 
0 | 
0 | 
| T13 | 
1154 | 
922 | 
0 | 
0 | 
| T17 | 
12568 | 
12424 | 
0 | 
0 | 
| T18 | 
4113 | 
3491 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
413288616 | 
412434372 | 
0 | 
0 | 
| T1 | 
817101 | 
817011 | 
0 | 
0 | 
| T2 | 
9543 | 
9361 | 
0 | 
0 | 
| T3 | 
3637 | 
3000 | 
0 | 
0 | 
| T4 | 
519257 | 
519174 | 
0 | 
0 | 
| T5 | 
629 | 
568 | 
0 | 
0 | 
| T6 | 
792567 | 
792426 | 
0 | 
0 | 
| T12 | 
1242 | 
1038 | 
0 | 
0 | 
| T13 | 
1154 | 
922 | 
0 | 
0 | 
| T17 | 
12568 | 
12424 | 
0 | 
0 | 
| T18 | 
4113 | 
3491 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
413288616 | 
412434372 | 
0 | 
0 | 
| T1 | 
817101 | 
817011 | 
0 | 
0 | 
| T2 | 
9543 | 
9361 | 
0 | 
0 | 
| T3 | 
3637 | 
3000 | 
0 | 
0 | 
| T4 | 
519257 | 
519174 | 
0 | 
0 | 
| T5 | 
629 | 
568 | 
0 | 
0 | 
| T6 | 
792567 | 
792426 | 
0 | 
0 | 
| T12 | 
1242 | 
1038 | 
0 | 
0 | 
| T13 | 
1154 | 
922 | 
0 | 
0 | 
| T17 | 
12568 | 
12424 | 
0 | 
0 | 
| T18 | 
4113 | 
3491 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
413288616 | 
11620060 | 
0 | 
0 | 
| T2 | 
9543 | 
36 | 
0 | 
0 | 
| T3 | 
3637 | 
0 | 
0 | 
0 | 
| T4 | 
519257 | 
0 | 
0 | 
0 | 
| T5 | 
629 | 
0 | 
0 | 
0 | 
| T6 | 
792567 | 
0 | 
0 | 
0 | 
| T7 | 
107304 | 
1258 | 
0 | 
0 | 
| T8 | 
0 | 
83177 | 
0 | 
0 | 
| T12 | 
1242 | 
0 | 
0 | 
0 | 
| T13 | 
1154 | 
0 | 
0 | 
0 | 
| T17 | 
12568 | 
280 | 
0 | 
0 | 
| T18 | 
4113 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
274 | 
0 | 
0 | 
| T27 | 
0 | 
78 | 
0 | 
0 | 
| T37 | 
0 | 
58311 | 
0 | 
0 | 
| T55 | 
0 | 
14 | 
0 | 
0 | 
| T70 | 
0 | 
67033 | 
0 | 
0 | 
| T71 | 
0 | 
446 | 
0 | 
0 |