Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T93,T95,T99 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T6,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T6,T26,T21 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T26 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T6,T26 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T93,T95,T99 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T6,T26 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T87,T93 |
1 | 0 | Covered | T4,T6,T26 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T6,T26 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T26 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T6,T26 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T26 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
4053169 |
0 |
0 |
T4 |
967 |
1 |
0 |
0 |
T5 |
3254 |
0 |
0 |
0 |
T6 |
470651 |
40267 |
0 |
0 |
T10 |
64403 |
0 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T15 |
82348 |
0 |
0 |
0 |
T16 |
0 |
16419 |
0 |
0 |
T17 |
0 |
16777 |
0 |
0 |
T21 |
0 |
23 |
0 |
0 |
T25 |
1269 |
0 |
0 |
0 |
T26 |
782859 |
460390 |
0 |
0 |
T49 |
187575 |
0 |
0 |
0 |
T55 |
0 |
18 |
0 |
0 |
T61 |
1114 |
0 |
0 |
0 |
T64 |
0 |
136 |
0 |
0 |
T73 |
73281 |
0 |
0 |
0 |
T87 |
0 |
70 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
4053169 |
0 |
0 |
T4 |
967 |
1 |
0 |
0 |
T5 |
3254 |
0 |
0 |
0 |
T6 |
470651 |
40267 |
0 |
0 |
T10 |
64403 |
0 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T15 |
82348 |
0 |
0 |
0 |
T16 |
0 |
16419 |
0 |
0 |
T17 |
0 |
16777 |
0 |
0 |
T21 |
0 |
23 |
0 |
0 |
T25 |
1269 |
0 |
0 |
0 |
T26 |
782859 |
460390 |
0 |
0 |
T49 |
187575 |
0 |
0 |
0 |
T55 |
0 |
18 |
0 |
0 |
T61 |
1114 |
0 |
0 |
0 |
T64 |
0 |
136 |
0 |
0 |
T73 |
73281 |
0 |
0 |
0 |
T87 |
0 |
70 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T16,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T6,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T6,T26 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T26 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T6,T26 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T6,T26 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T26 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
30158664 |
0 |
0 |
T4 |
967 |
2 |
0 |
0 |
T5 |
3254 |
0 |
0 |
0 |
T6 |
470651 |
106168 |
0 |
0 |
T10 |
64403 |
0 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T15 |
82348 |
0 |
0 |
0 |
T16 |
0 |
28064 |
0 |
0 |
T17 |
0 |
29272 |
0 |
0 |
T21 |
0 |
35 |
0 |
0 |
T25 |
1269 |
0 |
0 |
0 |
T26 |
782859 |
196608 |
0 |
0 |
T49 |
187575 |
0 |
0 |
0 |
T55 |
0 |
28 |
0 |
0 |
T61 |
1114 |
0 |
0 |
0 |
T64 |
0 |
203 |
0 |
0 |
T73 |
73281 |
0 |
0 |
0 |
T87 |
0 |
15 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
30158664 |
0 |
0 |
T4 |
967 |
2 |
0 |
0 |
T5 |
3254 |
0 |
0 |
0 |
T6 |
470651 |
106168 |
0 |
0 |
T10 |
64403 |
0 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T15 |
82348 |
0 |
0 |
0 |
T16 |
0 |
28064 |
0 |
0 |
T17 |
0 |
29272 |
0 |
0 |
T21 |
0 |
35 |
0 |
0 |
T25 |
1269 |
0 |
0 |
0 |
T26 |
782859 |
196608 |
0 |
0 |
T49 |
187575 |
0 |
0 |
0 |
T55 |
0 |
28 |
0 |
0 |
T61 |
1114 |
0 |
0 |
0 |
T64 |
0 |
203 |
0 |
0 |
T73 |
73281 |
0 |
0 |
0 |
T87 |
0 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
77727048 |
0 |
0 |
T1 |
400453 |
796488 |
0 |
0 |
T2 |
434329 |
209126 |
0 |
0 |
T3 |
95517 |
11199 |
0 |
0 |
T4 |
967 |
146 |
0 |
0 |
T5 |
3254 |
304 |
0 |
0 |
T6 |
470651 |
189942 |
0 |
0 |
T10 |
64403 |
10292 |
0 |
0 |
T15 |
82348 |
37208 |
0 |
0 |
T25 |
1269 |
32 |
0 |
0 |
T26 |
782859 |
32 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
77727048 |
0 |
0 |
T1 |
400453 |
796488 |
0 |
0 |
T2 |
434329 |
209126 |
0 |
0 |
T3 |
95517 |
11199 |
0 |
0 |
T4 |
967 |
146 |
0 |
0 |
T5 |
3254 |
304 |
0 |
0 |
T6 |
470651 |
189942 |
0 |
0 |
T10 |
64403 |
10292 |
0 |
0 |
T15 |
82348 |
37208 |
0 |
0 |
T25 |
1269 |
32 |
0 |
0 |
T26 |
782859 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
67433399 |
0 |
0 |
T1 |
400453 |
786944 |
0 |
0 |
T2 |
434329 |
215331 |
0 |
0 |
T3 |
95517 |
9942 |
0 |
0 |
T4 |
967 |
1 |
0 |
0 |
T5 |
3254 |
114 |
0 |
0 |
T6 |
470651 |
141286 |
0 |
0 |
T10 |
64403 |
11232 |
0 |
0 |
T15 |
82348 |
0 |
0 |
0 |
T16 |
0 |
10998 |
0 |
0 |
T25 |
1269 |
0 |
0 |
0 |
T26 |
782859 |
385305 |
0 |
0 |
T42 |
0 |
68002 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
67433399 |
0 |
0 |
T1 |
400453 |
786944 |
0 |
0 |
T2 |
434329 |
215331 |
0 |
0 |
T3 |
95517 |
9942 |
0 |
0 |
T4 |
967 |
1 |
0 |
0 |
T5 |
3254 |
114 |
0 |
0 |
T6 |
470651 |
141286 |
0 |
0 |
T10 |
64403 |
11232 |
0 |
0 |
T15 |
82348 |
0 |
0 |
0 |
T16 |
0 |
10998 |
0 |
0 |
T25 |
1269 |
0 |
0 |
0 |
T26 |
782859 |
385305 |
0 |
0 |
T42 |
0 |
68002 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T33 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T6,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T127,T128 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T6,T33 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T16,T17 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T6,T16 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T127,T128 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T6,T16 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T33 |
1 | 0 | Covered | T4,T6,T16 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T6,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T16 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T6,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
2023547 |
0 |
0 |
T4 |
967 |
108 |
0 |
0 |
T5 |
3254 |
0 |
0 |
0 |
T6 |
470651 |
31212 |
0 |
0 |
T10 |
64403 |
0 |
0 |
0 |
T12 |
0 |
8705 |
0 |
0 |
T13 |
0 |
7994 |
0 |
0 |
T15 |
82348 |
0 |
0 |
0 |
T16 |
0 |
8024 |
0 |
0 |
T17 |
0 |
8187 |
0 |
0 |
T25 |
1269 |
0 |
0 |
0 |
T26 |
782859 |
0 |
0 |
0 |
T33 |
0 |
31866 |
0 |
0 |
T49 |
187575 |
0 |
0 |
0 |
T61 |
1114 |
0 |
0 |
0 |
T64 |
0 |
96 |
0 |
0 |
T73 |
73281 |
0 |
0 |
0 |
T87 |
0 |
10 |
0 |
0 |
T92 |
0 |
7415 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
2023547 |
0 |
0 |
T4 |
967 |
108 |
0 |
0 |
T5 |
3254 |
0 |
0 |
0 |
T6 |
470651 |
31212 |
0 |
0 |
T10 |
64403 |
0 |
0 |
0 |
T12 |
0 |
8705 |
0 |
0 |
T13 |
0 |
7994 |
0 |
0 |
T15 |
82348 |
0 |
0 |
0 |
T16 |
0 |
8024 |
0 |
0 |
T17 |
0 |
8187 |
0 |
0 |
T25 |
1269 |
0 |
0 |
0 |
T26 |
782859 |
0 |
0 |
0 |
T33 |
0 |
31866 |
0 |
0 |
T49 |
187575 |
0 |
0 |
0 |
T61 |
1114 |
0 |
0 |
0 |
T64 |
0 |
96 |
0 |
0 |
T73 |
73281 |
0 |
0 |
0 |
T87 |
0 |
10 |
0 |
0 |
T92 |
0 |
7415 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T64,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
50939371 |
0 |
0 |
T1 |
400453 |
530688 |
0 |
0 |
T2 |
434329 |
651 |
0 |
0 |
T3 |
95517 |
160 |
0 |
0 |
T4 |
967 |
256 |
0 |
0 |
T5 |
3254 |
166 |
0 |
0 |
T6 |
470651 |
65254 |
0 |
0 |
T10 |
64403 |
128 |
0 |
0 |
T15 |
82348 |
9132 |
0 |
0 |
T25 |
1269 |
128 |
0 |
0 |
T26 |
782859 |
128 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
50939371 |
0 |
0 |
T1 |
400453 |
530688 |
0 |
0 |
T2 |
434329 |
651 |
0 |
0 |
T3 |
95517 |
160 |
0 |
0 |
T4 |
967 |
256 |
0 |
0 |
T5 |
3254 |
166 |
0 |
0 |
T6 |
470651 |
65254 |
0 |
0 |
T10 |
64403 |
128 |
0 |
0 |
T15 |
82348 |
9132 |
0 |
0 |
T25 |
1269 |
128 |
0 |
0 |
T26 |
782859 |
128 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
13603854 |
0 |
0 |
T1 |
400453 |
265344 |
0 |
0 |
T2 |
434329 |
250 |
0 |
0 |
T3 |
95517 |
80 |
0 |
0 |
T4 |
967 |
128 |
0 |
0 |
T5 |
3254 |
78 |
0 |
0 |
T6 |
470651 |
40134 |
0 |
0 |
T10 |
64403 |
64 |
0 |
0 |
T15 |
82348 |
4264 |
0 |
0 |
T25 |
1269 |
64 |
0 |
0 |
T26 |
782859 |
64 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
13603854 |
0 |
0 |
T1 |
400453 |
265344 |
0 |
0 |
T2 |
434329 |
250 |
0 |
0 |
T3 |
95517 |
80 |
0 |
0 |
T4 |
967 |
128 |
0 |
0 |
T5 |
3254 |
78 |
0 |
0 |
T6 |
470651 |
40134 |
0 |
0 |
T10 |
64403 |
64 |
0 |
0 |
T15 |
82348 |
4264 |
0 |
0 |
T25 |
1269 |
64 |
0 |
0 |
T26 |
782859 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
12506563 |
0 |
0 |
T1 |
400453 |
265344 |
0 |
0 |
T2 |
434329 |
64 |
0 |
0 |
T3 |
95517 |
64 |
0 |
0 |
T4 |
967 |
128 |
0 |
0 |
T5 |
3254 |
64 |
0 |
0 |
T6 |
470651 |
38477 |
0 |
0 |
T10 |
64403 |
64 |
0 |
0 |
T15 |
82348 |
4264 |
0 |
0 |
T25 |
1269 |
64 |
0 |
0 |
T26 |
782859 |
64 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
12506563 |
0 |
0 |
T1 |
400453 |
265344 |
0 |
0 |
T2 |
434329 |
64 |
0 |
0 |
T3 |
95517 |
64 |
0 |
0 |
T4 |
967 |
128 |
0 |
0 |
T5 |
3254 |
64 |
0 |
0 |
T6 |
470651 |
38477 |
0 |
0 |
T10 |
64403 |
64 |
0 |
0 |
T15 |
82348 |
4264 |
0 |
0 |
T25 |
1269 |
64 |
0 |
0 |
T26 |
782859 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T33,T129 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T6,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T6,T33,T129 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T26 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T6,T26 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T6,T26 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T33,T129 |
1 | 0 | Covered | T4,T6,T26 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T6,T26 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T26 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T6,T26 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T26 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
1905301 |
0 |
0 |
T4 |
967 |
1 |
0 |
0 |
T5 |
3254 |
0 |
0 |
0 |
T6 |
470651 |
27143 |
0 |
0 |
T10 |
64403 |
0 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T15 |
82348 |
0 |
0 |
0 |
T16 |
0 |
8395 |
0 |
0 |
T17 |
0 |
8590 |
0 |
0 |
T21 |
0 |
23 |
0 |
0 |
T25 |
1269 |
0 |
0 |
0 |
T26 |
782859 |
131072 |
0 |
0 |
T33 |
0 |
37949 |
0 |
0 |
T49 |
187575 |
0 |
0 |
0 |
T55 |
0 |
18 |
0 |
0 |
T61 |
1114 |
0 |
0 |
0 |
T64 |
0 |
40 |
0 |
0 |
T73 |
73281 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
348098510 |
0 |
0 |
T1 |
400453 |
400435 |
0 |
0 |
T2 |
434329 |
434232 |
0 |
0 |
T3 |
95517 |
95384 |
0 |
0 |
T4 |
967 |
822 |
0 |
0 |
T5 |
3254 |
3167 |
0 |
0 |
T6 |
470651 |
470596 |
0 |
0 |
T10 |
64403 |
64352 |
0 |
0 |
T15 |
82348 |
78546 |
0 |
0 |
T25 |
1269 |
1199 |
0 |
0 |
T26 |
782859 |
782851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
348705990 |
1905301 |
0 |
0 |
T4 |
967 |
1 |
0 |
0 |
T5 |
3254 |
0 |
0 |
0 |
T6 |
470651 |
27143 |
0 |
0 |
T10 |
64403 |
0 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
T15 |
82348 |
0 |
0 |
0 |
T16 |
0 |
8395 |
0 |
0 |
T17 |
0 |
8590 |
0 |
0 |
T21 |
0 |
23 |
0 |
0 |
T25 |
1269 |
0 |
0 |
0 |
T26 |
782859 |
131072 |
0 |
0 |
T33 |
0 |
37949 |
0 |
0 |
T49 |
187575 |
0 |
0 |
0 |
T55 |
0 |
18 |
0 |
0 |
T61 |
1114 |
0 |
0 |
0 |
T64 |
0 |
40 |
0 |
0 |
T73 |
73281 |
0 |
0 |
0 |