Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T13,T59 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
46745360 |
0 |
0 |
T4 |
20760 |
186 |
0 |
0 |
T5 |
816192 |
540034 |
0 |
0 |
T6 |
758752 |
716 |
0 |
0 |
T7 |
339479 |
75207 |
0 |
0 |
T11 |
1954 |
35 |
0 |
0 |
T13 |
0 |
48961 |
0 |
0 |
T15 |
2395 |
0 |
0 |
0 |
T16 |
2860 |
0 |
0 |
0 |
T17 |
70192 |
21031 |
0 |
0 |
T21 |
3780 |
0 |
0 |
0 |
T22 |
0 |
524288 |
0 |
0 |
T24 |
0 |
524288 |
0 |
0 |
T33 |
2155 |
0 |
0 |
0 |
T39 |
0 |
1734 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
46745360 |
0 |
0 |
T4 |
20760 |
186 |
0 |
0 |
T5 |
816192 |
540034 |
0 |
0 |
T6 |
758752 |
716 |
0 |
0 |
T7 |
339479 |
75207 |
0 |
0 |
T11 |
1954 |
35 |
0 |
0 |
T13 |
0 |
48961 |
0 |
0 |
T15 |
2395 |
0 |
0 |
0 |
T16 |
2860 |
0 |
0 |
0 |
T17 |
70192 |
21031 |
0 |
0 |
T21 |
3780 |
0 |
0 |
0 |
T22 |
0 |
524288 |
0 |
0 |
T24 |
0 |
524288 |
0 |
0 |
T33 |
2155 |
0 |
0 |
0 |
T39 |
0 |
1734 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T7,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
11952357 |
0 |
0 |
T4 |
20760 |
179 |
0 |
0 |
T5 |
816192 |
10546 |
0 |
0 |
T6 |
758752 |
253 |
0 |
0 |
T7 |
339479 |
38518 |
0 |
0 |
T11 |
1954 |
13 |
0 |
0 |
T13 |
0 |
27097 |
0 |
0 |
T15 |
2395 |
0 |
0 |
0 |
T16 |
2860 |
0 |
0 |
0 |
T17 |
70192 |
18881 |
0 |
0 |
T21 |
3780 |
0 |
0 |
0 |
T22 |
0 |
262144 |
0 |
0 |
T24 |
0 |
262144 |
0 |
0 |
T33 |
2155 |
0 |
0 |
0 |
T39 |
0 |
583 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
11952357 |
0 |
0 |
T4 |
20760 |
179 |
0 |
0 |
T5 |
816192 |
10546 |
0 |
0 |
T6 |
758752 |
253 |
0 |
0 |
T7 |
339479 |
38518 |
0 |
0 |
T11 |
1954 |
13 |
0 |
0 |
T13 |
0 |
27097 |
0 |
0 |
T15 |
2395 |
0 |
0 |
0 |
T16 |
2860 |
0 |
0 |
0 |
T17 |
70192 |
18881 |
0 |
0 |
T21 |
3780 |
0 |
0 |
0 |
T22 |
0 |
262144 |
0 |
0 |
T24 |
0 |
262144 |
0 |
0 |
T33 |
2155 |
0 |
0 |
0 |
T39 |
0 |
583 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T11,T5 |
1 | 0 | 1 | Covered | T7,T22,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T7,T17 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T7,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T7,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
10743917 |
0 |
0 |
T4 |
20760 |
70 |
0 |
0 |
T5 |
816192 |
0 |
0 |
0 |
T6 |
758752 |
0 |
0 |
0 |
T7 |
339479 |
50625 |
0 |
0 |
T11 |
1954 |
0 |
0 |
0 |
T13 |
0 |
23890 |
0 |
0 |
T15 |
2395 |
0 |
0 |
0 |
T16 |
2860 |
0 |
0 |
0 |
T17 |
70192 |
9866 |
0 |
0 |
T21 |
3780 |
0 |
0 |
0 |
T22 |
0 |
262144 |
0 |
0 |
T24 |
0 |
262144 |
0 |
0 |
T33 |
2155 |
0 |
0 |
0 |
T40 |
0 |
10 |
0 |
0 |
T59 |
0 |
23502 |
0 |
0 |
T75 |
0 |
74 |
0 |
0 |
T84 |
0 |
10995 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
361744231 |
0 |
0 |
T1 |
1459 |
1366 |
0 |
0 |
T2 |
45397 |
44360 |
0 |
0 |
T3 |
292693 |
292603 |
0 |
0 |
T4 |
20760 |
20572 |
0 |
0 |
T6 |
758752 |
758652 |
0 |
0 |
T7 |
339479 |
339428 |
0 |
0 |
T11 |
1954 |
1857 |
0 |
0 |
T15 |
2395 |
2334 |
0 |
0 |
T17 |
70192 |
70127 |
0 |
0 |
T25 |
1050 |
962 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
362500815 |
10743917 |
0 |
0 |
T4 |
20760 |
70 |
0 |
0 |
T5 |
816192 |
0 |
0 |
0 |
T6 |
758752 |
0 |
0 |
0 |
T7 |
339479 |
50625 |
0 |
0 |
T11 |
1954 |
0 |
0 |
0 |
T13 |
0 |
23890 |
0 |
0 |
T15 |
2395 |
0 |
0 |
0 |
T16 |
2860 |
0 |
0 |
0 |
T17 |
70192 |
9866 |
0 |
0 |
T21 |
3780 |
0 |
0 |
0 |
T22 |
0 |
262144 |
0 |
0 |
T24 |
0 |
262144 |
0 |
0 |
T33 |
2155 |
0 |
0 |
0 |
T40 |
0 |
10 |
0 |
0 |
T59 |
0 |
23502 |
0 |
0 |
T75 |
0 |
74 |
0 |
0 |
T84 |
0 |
10995 |
0 |
0 |