Line Coverage for Module :
i2c
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 0 | 0.00 |
CONT_ASSIGN | 68 | 1 | 0 | 0.00 |
CONT_ASSIGN | 127 | 1 | 0 | 0.00 |
CONT_ASSIGN | 128 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
68 |
0 |
1 |
127 |
0 |
1 |
128 |
0 |
1 |
Cond Coverage for Module :
i2c
| Total | Covered | Percent |
Conditions | 3 | 0 | 0.00 |
Logical | 3 | 0 | 0.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 68
SUB-EXPRESSION (reg2hw.alert_test.q & reg2hw.alert_test.qe)
---------1--------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
Toggle Coverage for Module :
i2c
| Total | Covered | Percent |
Totals |
45 |
45 |
100.00 |
Total Bits |
370 |
370 |
100.00 |
Total Bits 0->1 |
185 |
185 |
100.00 |
Total Bits 1->0 |
185 |
185 |
100.00 |
| | | |
Ports |
45 |
45 |
100.00 |
Port Bits |
370 |
370 |
100.00 |
Port Bits 0->1 |
185 |
185 |
100.00 |
Port Bits 1->0 |
185 |
185 |
100.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_ni |
Yes |
Yes |
T4,T5,T6 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T2,T7,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T2,T7,T4 |
Yes |
T2,T7,T4 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_source[7:0] |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T4,T8,T9 |
Yes |
T4,T8,T9 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_user.rsp_intg[5:0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_user.rsp_intg[6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_sink |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_source[7:0] |
Yes |
Yes |
T1,T2,T7 |
Yes |
T1,T2,T7 |
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
alert_rx_i[0].ping_n |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
alert_rx_i[0].ping_p |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
OUTPUT |
cio_scl_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
cio_scl_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_scl_en_o |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
OUTPUT |
cio_sda_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
cio_sda_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_sda_en_o |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
OUTPUT |
intr_fmt_threshold_o |
Yes |
Yes |
T1,T5,T10 |
Yes |
T1,T5,T10 |
OUTPUT |
intr_rx_threshold_o |
Yes |
Yes |
T1,T3,T11 |
Yes |
T1,T3,T11 |
OUTPUT |
intr_fmt_overflow_o |
Yes |
Yes |
T3,T11,T10 |
Yes |
T3,T11,T10 |
OUTPUT |
intr_rx_overflow_o |
Yes |
Yes |
T3,T11,T12 |
Yes |
T3,T11,T12 |
OUTPUT |
intr_nak_o |
Yes |
Yes |
T1,T3,T11 |
Yes |
T1,T3,T11 |
OUTPUT |
intr_scl_interference_o |
Yes |
Yes |
T1,T11,T10 |
Yes |
T1,T11,T10 |
OUTPUT |
intr_sda_interference_o |
Yes |
Yes |
T3,T11,T6 |
Yes |
T3,T11,T6 |
OUTPUT |
intr_stretch_timeout_o |
Yes |
Yes |
T3,T11,T10 |
Yes |
T3,T11,T10 |
OUTPUT |
intr_sda_unstable_o |
Yes |
Yes |
T1,T11,T10 |
Yes |
T1,T11,T10 |
OUTPUT |
intr_cmd_complete_o |
Yes |
Yes |
T3,T11,T10 |
Yes |
T3,T11,T10 |
OUTPUT |
intr_tx_stretch_o |
Yes |
Yes |
T3,T11,T10 |
Yes |
T3,T11,T10 |
OUTPUT |
intr_tx_overflow_o |
Yes |
Yes |
T1,T11,T10 |
Yes |
T1,T11,T10 |
OUTPUT |
intr_acq_full_o |
Yes |
Yes |
T1,T3,T10 |
Yes |
T1,T3,T10 |
OUTPUT |
intr_unexp_stop_o |
Yes |
Yes |
T3,T11,T10 |
Yes |
T3,T11,T10 |
OUTPUT |
intr_host_timeout_o |
Yes |
Yes |
T3,T11,T10 |
Yes |
T3,T11,T10 |
OUTPUT |
*Tests covering at least one bit in the range