Line Coverage for Module :
i2c_fifo_sync_sram_adapter ( parameter Width=13,Depth=64,SramAw=9,SramBaseAddr,DepthW=7,OupBufDepth=2,InpBufDepthW=2,OupBufDepthW=2,SramPtrW=6,SramDepthW=6,SramAddrLeadingZeros=3 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 44 | 0 | 0.00 |
| CONT_ASSIGN | 120 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 121 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 125 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 150 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 151 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 153 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 154 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 162 | 1 | 0 | 0.00 |
| ALWAYS | 164 | 3 | 0 | 0.00 |
| ALWAYS | 174 | 28 | 0 | 0.00 |
| CONT_ASSIGN | 228 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 236 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 240 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 244 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 249 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 120 |
0 |
1 |
| 121 |
0 |
1 |
| 125 |
0 |
1 |
| 150 |
0 |
1 |
| 151 |
0 |
1 |
| 153 |
0 |
1 |
| 154 |
0 |
1 |
| 162 |
0 |
1 |
| 164 |
0 |
1 |
| 165 |
0 |
1 |
| 167 |
0 |
1 |
| 174 |
0 |
1 |
| 175 |
0 |
1 |
| 176 |
0 |
1 |
| 177 |
0 |
1 |
| 178 |
0 |
1 |
| 179 |
0 |
1 |
| 180 |
0 |
1 |
| 183 |
0 |
1 |
| 184 |
0 |
1 |
| 185 |
0 |
1 |
| 187 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 191 |
0 |
1 |
| 196 |
0 |
1 |
| 198 |
0 |
1 |
| 199 |
0 |
1 |
| 200 |
0 |
1 |
| 204 |
0 |
1 |
| 205 |
0 |
1 |
| 206 |
0 |
1 |
| 207 |
0 |
1 |
| 212 |
0 |
1 |
| 213 |
0 |
1 |
| 214 |
0 |
1 |
| 215 |
0 |
1 |
| 220 |
0 |
1 |
| 221 |
0 |
1 |
| 222 |
0 |
1 |
| 223 |
0 |
1 |
| 228 |
0 |
1 |
| 236 |
0 |
1 |
| 240 |
0 |
1 |
| 244 |
0 |
1 |
| 249 |
0 |
1 |
Line Coverage for Module :
i2c_fifo_sync_sram_adapter ( parameter Width=13,Depth=268,SramAw=9,SramBaseAddr=192,DepthW=9,OupBufDepth=2,InpBufDepthW=2,OupBufDepthW=2,SramPtrW=9,SramDepthW=9,SramAddrLeadingZeros=0 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 44 | 0 | 0.00 |
| CONT_ASSIGN | 120 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 121 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 125 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 150 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 151 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 157 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 162 | 1 | 0 | 0.00 |
| ALWAYS | 164 | 3 | 0 | 0.00 |
| ALWAYS | 174 | 28 | 0 | 0.00 |
| CONT_ASSIGN | 228 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 236 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 240 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 244 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 249 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 120 |
0 |
1 |
| 121 |
0 |
1 |
| 125 |
0 |
1 |
| 150 |
0 |
1 |
| 151 |
0 |
1 |
| 156 |
0 |
1 |
| 157 |
0 |
1 |
| 162 |
0 |
1 |
| 164 |
0 |
1 |
| 165 |
0 |
1 |
| 167 |
0 |
1 |
| 174 |
0 |
1 |
| 175 |
0 |
1 |
| 176 |
0 |
1 |
| 177 |
0 |
1 |
| 178 |
0 |
1 |
| 179 |
0 |
1 |
| 180 |
0 |
1 |
| 183 |
0 |
1 |
| 184 |
0 |
1 |
| 185 |
0 |
1 |
| 187 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 191 |
0 |
1 |
| 196 |
0 |
1 |
| 198 |
0 |
1 |
| 199 |
0 |
1 |
| 200 |
0 |
1 |
| 204 |
0 |
1 |
| 205 |
0 |
1 |
| 206 |
0 |
1 |
| 207 |
0 |
1 |
| 212 |
0 |
1 |
| 213 |
0 |
1 |
| 214 |
0 |
1 |
| 215 |
0 |
1 |
| 220 |
0 |
1 |
| 221 |
0 |
1 |
| 222 |
0 |
1 |
| 223 |
0 |
1 |
| 228 |
0 |
1 |
| 236 |
0 |
1 |
| 240 |
0 |
1 |
| 244 |
0 |
1 |
| 249 |
0 |
1 |
Cond Coverage for Module :
i2c_fifo_sync_sram_adapter
| Total | Covered | Percent |
| Conditions | 51 | 0 | 0.00 |
| Logical | 51 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 120
EXPRESSION (fifo_wvalid_i && fifo_wready_o)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 125
EXPRESSION (sram_req_o && sram_gnt_i)
-----1---- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 150
EXPRESSION (sram_access && sram_write_o)
-----1----- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 151
EXPRESSION (sram_access && ((!sram_write_o)))
-----1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 162
EXPRESSION (clr_i ? 1'b0 : sram_incr_rd_ptr)
--1--
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 196
EXPRESSION (( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) ) || (fifo_rvalid_o && fifo_rready_i))
-------------------------------1------------------------------- ----------------2---------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 196
SUB-EXPRESSION ( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) )
----------------------------1----------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 196
SUB-EXPRESSION ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)
-------------------1------------------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 196
SUB-EXPRESSION (oup_buf_almost_full && oup_buf_wvalid)
---------1--------- -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 196
SUB-EXPRESSION (fifo_rvalid_o && fifo_rready_i)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 204
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 207
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 212
EXPRESSION (oup_buf_wready && ((!sram_read_in_prev_cyc_q)))
-------1------ --------------2-------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 220
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 223
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 236
EXPRESSION (inp_buf_wready && ( ! (sram_full && oup_buf_full) ))
-------1------ ----------------2----------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 236
SUB-EXPRESSION ( ! (sram_full && oup_buf_full) )
-------------1-------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 236
SUB-EXPRESSION (sram_full && oup_buf_full)
----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Module :
i2c_fifo_sync_sram_adapter
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
0 |
0.00 |
| TERNARY |
162 |
2 |
0 |
0.00 |
| IF |
164 |
2 |
0 |
0.00 |
| IF |
183 |
2 |
0 |
0.00 |
| IF |
191 |
4 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 162 (clr_i) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 164 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 183 if (sram_read_in_prev_cyc_q)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 191 if ((!sram_empty))
-2-: 196 if (((!((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)) || (fifo_rvalid_o && fifo_rready_i)))
-3-: 212 if ((oup_buf_wready && (!sram_read_in_prev_cyc_q)))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
1 |
- |
Not Covered |
|
| 1 |
0 |
- |
Not Covered |
|
| 0 |
- |
1 |
Not Covered |
|
| 0 |
- |
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter
| Line No. | Total | Covered | Percent |
| TOTAL | | 44 | 0 | 0.00 |
| CONT_ASSIGN | 120 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 121 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 125 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 150 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 151 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 153 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 154 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 162 | 1 | 0 | 0.00 |
| ALWAYS | 164 | 3 | 0 | 0.00 |
| ALWAYS | 174 | 28 | 0 | 0.00 |
| CONT_ASSIGN | 228 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 236 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 240 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 244 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 249 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 120 |
0 |
1 |
| 121 |
0 |
1 |
| 125 |
0 |
1 |
| 150 |
0 |
1 |
| 151 |
0 |
1 |
| 153 |
0 |
1 |
| 154 |
0 |
1 |
| 162 |
0 |
1 |
| 164 |
0 |
1 |
| 165 |
0 |
1 |
| 167 |
0 |
1 |
| 174 |
0 |
1 |
| 175 |
0 |
1 |
| 176 |
0 |
1 |
| 177 |
0 |
1 |
| 178 |
0 |
1 |
| 179 |
0 |
1 |
| 180 |
0 |
1 |
| 183 |
0 |
1 |
| 184 |
0 |
1 |
| 185 |
0 |
1 |
| 187 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 191 |
0 |
1 |
| 196 |
0 |
1 |
| 198 |
0 |
1 |
| 199 |
0 |
1 |
| 200 |
0 |
1 |
| 204 |
0 |
1 |
| 205 |
0 |
1 |
| 206 |
0 |
1 |
| 207 |
0 |
1 |
| 212 |
0 |
1 |
| 213 |
0 |
1 |
| 214 |
0 |
1 |
| 215 |
0 |
1 |
| 220 |
0 |
1 |
| 221 |
0 |
1 |
| 222 |
0 |
1 |
| 223 |
0 |
1 |
| 228 |
0 |
1 |
| 236 |
0 |
1 |
| 240 |
0 |
1 |
| 244 |
0 |
1 |
| 249 |
0 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter
| Total | Covered | Percent |
| Conditions | 51 | 0 | 0.00 |
| Logical | 51 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 120
EXPRESSION (fifo_wvalid_i && fifo_wready_o)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 125
EXPRESSION (sram_req_o && sram_gnt_i)
-----1---- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 150
EXPRESSION (sram_access && sram_write_o)
-----1----- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 151
EXPRESSION (sram_access && ((!sram_write_o)))
-----1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 162
EXPRESSION (clr_i ? 1'b0 : sram_incr_rd_ptr)
--1--
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 196
EXPRESSION (( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) ) || (fifo_rvalid_o && fifo_rready_i))
-------------------------------1------------------------------- ----------------2---------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 196
SUB-EXPRESSION ( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) )
----------------------------1----------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 196
SUB-EXPRESSION ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)
-------------------1------------------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 196
SUB-EXPRESSION (oup_buf_almost_full && oup_buf_wvalid)
---------1--------- -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 196
SUB-EXPRESSION (fifo_rvalid_o && fifo_rready_i)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 204
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 207
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 212
EXPRESSION (oup_buf_wready && ((!sram_read_in_prev_cyc_q)))
-------1------ --------------2-------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 220
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 223
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 236
EXPRESSION (inp_buf_wready && ( ! (sram_full && oup_buf_full) ))
-------1------ ----------------2----------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 236
SUB-EXPRESSION ( ! (sram_full && oup_buf_full) )
-------------1-------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 236
SUB-EXPRESSION (sram_full && oup_buf_full)
----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
0 |
0.00 |
| TERNARY |
162 |
2 |
0 |
0.00 |
| IF |
164 |
2 |
0 |
0.00 |
| IF |
183 |
2 |
0 |
0.00 |
| IF |
191 |
4 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 162 (clr_i) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 164 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 183 if (sram_read_in_prev_cyc_q)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 191 if ((!sram_empty))
-2-: 196 if (((!((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)) || (fifo_rvalid_o && fifo_rready_i)))
-3-: 212 if ((oup_buf_wready && (!sram_read_in_prev_cyc_q)))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
1 |
- |
Not Covered |
|
| 1 |
0 |
- |
Not Covered |
|
| 0 |
- |
1 |
Not Covered |
|
| 0 |
- |
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter
| Line No. | Total | Covered | Percent |
| TOTAL | | 44 | 0 | 0.00 |
| CONT_ASSIGN | 120 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 121 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 125 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 150 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 151 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 153 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 154 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 162 | 1 | 0 | 0.00 |
| ALWAYS | 164 | 3 | 0 | 0.00 |
| ALWAYS | 174 | 28 | 0 | 0.00 |
| CONT_ASSIGN | 228 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 236 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 240 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 244 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 249 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 120 |
0 |
1 |
| 121 |
0 |
1 |
| 125 |
0 |
1 |
| 150 |
0 |
1 |
| 151 |
0 |
1 |
| 153 |
0 |
1 |
| 154 |
0 |
1 |
| 162 |
0 |
1 |
| 164 |
0 |
1 |
| 165 |
0 |
1 |
| 167 |
0 |
1 |
| 174 |
0 |
1 |
| 175 |
0 |
1 |
| 176 |
0 |
1 |
| 177 |
0 |
1 |
| 178 |
0 |
1 |
| 179 |
0 |
1 |
| 180 |
0 |
1 |
| 183 |
0 |
1 |
| 184 |
0 |
1 |
| 185 |
0 |
1 |
| 187 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 191 |
0 |
1 |
| 196 |
0 |
1 |
| 198 |
0 |
1 |
| 199 |
0 |
1 |
| 200 |
0 |
1 |
| 204 |
0 |
1 |
| 205 |
0 |
1 |
| 206 |
0 |
1 |
| 207 |
0 |
1 |
| 212 |
0 |
1 |
| 213 |
0 |
1 |
| 214 |
0 |
1 |
| 215 |
0 |
1 |
| 220 |
0 |
1 |
| 221 |
0 |
1 |
| 222 |
0 |
1 |
| 223 |
0 |
1 |
| 228 |
0 |
1 |
| 236 |
0 |
1 |
| 240 |
0 |
1 |
| 244 |
0 |
1 |
| 249 |
0 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter
| Total | Covered | Percent |
| Conditions | 51 | 0 | 0.00 |
| Logical | 51 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 120
EXPRESSION (fifo_wvalid_i && fifo_wready_o)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 125
EXPRESSION (sram_req_o && sram_gnt_i)
-----1---- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 150
EXPRESSION (sram_access && sram_write_o)
-----1----- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 151
EXPRESSION (sram_access && ((!sram_write_o)))
-----1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 162
EXPRESSION (clr_i ? 1'b0 : sram_incr_rd_ptr)
--1--
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 196
EXPRESSION (( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) ) || (fifo_rvalid_o && fifo_rready_i))
-------------------------------1------------------------------- ----------------2---------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 196
SUB-EXPRESSION ( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) )
----------------------------1----------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 196
SUB-EXPRESSION ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)
-------------------1------------------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 196
SUB-EXPRESSION (oup_buf_almost_full && oup_buf_wvalid)
---------1--------- -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 196
SUB-EXPRESSION (fifo_rvalid_o && fifo_rready_i)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 204
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 207
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 212
EXPRESSION (oup_buf_wready && ((!sram_read_in_prev_cyc_q)))
-------1------ --------------2-------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 220
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 223
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 236
EXPRESSION (inp_buf_wready && ( ! (sram_full && oup_buf_full) ))
-------1------ ----------------2----------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 236
SUB-EXPRESSION ( ! (sram_full && oup_buf_full) )
-------------1-------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 236
SUB-EXPRESSION (sram_full && oup_buf_full)
----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
0 |
0.00 |
| TERNARY |
162 |
2 |
0 |
0.00 |
| IF |
164 |
2 |
0 |
0.00 |
| IF |
183 |
2 |
0 |
0.00 |
| IF |
191 |
4 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 162 (clr_i) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 164 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 183 if (sram_read_in_prev_cyc_q)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 191 if ((!sram_empty))
-2-: 196 if (((!((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)) || (fifo_rvalid_o && fifo_rready_i)))
-3-: 212 if ((oup_buf_wready && (!sram_read_in_prev_cyc_q)))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
1 |
- |
Not Covered |
|
| 1 |
0 |
- |
Not Covered |
|
| 0 |
- |
1 |
Not Covered |
|
| 0 |
- |
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter
| Line No. | Total | Covered | Percent |
| TOTAL | | 44 | 0 | 0.00 |
| CONT_ASSIGN | 120 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 121 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 125 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 150 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 151 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 153 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 154 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 162 | 1 | 0 | 0.00 |
| ALWAYS | 164 | 3 | 0 | 0.00 |
| ALWAYS | 174 | 28 | 0 | 0.00 |
| CONT_ASSIGN | 228 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 236 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 240 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 244 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 249 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 120 |
0 |
1 |
| 121 |
0 |
1 |
| 125 |
0 |
1 |
| 150 |
0 |
1 |
| 151 |
0 |
1 |
| 153 |
0 |
1 |
| 154 |
0 |
1 |
| 162 |
0 |
1 |
| 164 |
0 |
1 |
| 165 |
0 |
1 |
| 167 |
0 |
1 |
| 174 |
0 |
1 |
| 175 |
0 |
1 |
| 176 |
0 |
1 |
| 177 |
0 |
1 |
| 178 |
0 |
1 |
| 179 |
0 |
1 |
| 180 |
0 |
1 |
| 183 |
0 |
1 |
| 184 |
0 |
1 |
| 185 |
0 |
1 |
| 187 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 191 |
0 |
1 |
| 196 |
0 |
1 |
| 198 |
0 |
1 |
| 199 |
0 |
1 |
| 200 |
0 |
1 |
| 204 |
0 |
1 |
| 205 |
0 |
1 |
| 206 |
0 |
1 |
| 207 |
0 |
1 |
| 212 |
0 |
1 |
| 213 |
0 |
1 |
| 214 |
0 |
1 |
| 215 |
0 |
1 |
| 220 |
0 |
1 |
| 221 |
0 |
1 |
| 222 |
0 |
1 |
| 223 |
0 |
1 |
| 228 |
0 |
1 |
| 236 |
0 |
1 |
| 240 |
0 |
1 |
| 244 |
0 |
1 |
| 249 |
0 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter
| Total | Covered | Percent |
| Conditions | 51 | 0 | 0.00 |
| Logical | 51 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 120
EXPRESSION (fifo_wvalid_i && fifo_wready_o)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 125
EXPRESSION (sram_req_o && sram_gnt_i)
-----1---- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 150
EXPRESSION (sram_access && sram_write_o)
-----1----- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 151
EXPRESSION (sram_access && ((!sram_write_o)))
-----1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 162
EXPRESSION (clr_i ? 1'b0 : sram_incr_rd_ptr)
--1--
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 196
EXPRESSION (( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) ) || (fifo_rvalid_o && fifo_rready_i))
-------------------------------1------------------------------- ----------------2---------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 196
SUB-EXPRESSION ( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) )
----------------------------1----------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 196
SUB-EXPRESSION ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)
-------------------1------------------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 196
SUB-EXPRESSION (oup_buf_almost_full && oup_buf_wvalid)
---------1--------- -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 196
SUB-EXPRESSION (fifo_rvalid_o && fifo_rready_i)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 204
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 207
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 212
EXPRESSION (oup_buf_wready && ((!sram_read_in_prev_cyc_q)))
-------1------ --------------2-------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 220
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 223
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 236
EXPRESSION (inp_buf_wready && ( ! (sram_full && oup_buf_full) ))
-------1------ ----------------2----------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 236
SUB-EXPRESSION ( ! (sram_full && oup_buf_full) )
-------------1-------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 236
SUB-EXPRESSION (sram_full && oup_buf_full)
----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
0 |
0.00 |
| TERNARY |
162 |
2 |
0 |
0.00 |
| IF |
164 |
2 |
0 |
0.00 |
| IF |
183 |
2 |
0 |
0.00 |
| IF |
191 |
4 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 162 (clr_i) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 164 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 183 if (sram_read_in_prev_cyc_q)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 191 if ((!sram_empty))
-2-: 196 if (((!((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)) || (fifo_rvalid_o && fifo_rready_i)))
-3-: 212 if ((oup_buf_wready && (!sram_read_in_prev_cyc_q)))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
1 |
- |
Not Covered |
|
| 1 |
0 |
- |
Not Covered |
|
| 0 |
- |
1 |
Not Covered |
|
| 0 |
- |
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter
| Line No. | Total | Covered | Percent |
| TOTAL | | 44 | 0 | 0.00 |
| CONT_ASSIGN | 120 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 121 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 125 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 150 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 151 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 157 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 162 | 1 | 0 | 0.00 |
| ALWAYS | 164 | 3 | 0 | 0.00 |
| ALWAYS | 174 | 28 | 0 | 0.00 |
| CONT_ASSIGN | 228 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 236 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 240 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 244 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 249 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 120 |
0 |
1 |
| 121 |
0 |
1 |
| 125 |
0 |
1 |
| 150 |
0 |
1 |
| 151 |
0 |
1 |
| 156 |
0 |
1 |
| 157 |
0 |
1 |
| 162 |
0 |
1 |
| 164 |
0 |
1 |
| 165 |
0 |
1 |
| 167 |
0 |
1 |
| 174 |
0 |
1 |
| 175 |
0 |
1 |
| 176 |
0 |
1 |
| 177 |
0 |
1 |
| 178 |
0 |
1 |
| 179 |
0 |
1 |
| 180 |
0 |
1 |
| 183 |
0 |
1 |
| 184 |
0 |
1 |
| 185 |
0 |
1 |
| 187 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 191 |
0 |
1 |
| 196 |
0 |
1 |
| 198 |
0 |
1 |
| 199 |
0 |
1 |
| 200 |
0 |
1 |
| 204 |
0 |
1 |
| 205 |
0 |
1 |
| 206 |
0 |
1 |
| 207 |
0 |
1 |
| 212 |
0 |
1 |
| 213 |
0 |
1 |
| 214 |
0 |
1 |
| 215 |
0 |
1 |
| 220 |
0 |
1 |
| 221 |
0 |
1 |
| 222 |
0 |
1 |
| 223 |
0 |
1 |
| 228 |
0 |
1 |
| 236 |
0 |
1 |
| 240 |
0 |
1 |
| 244 |
0 |
1 |
| 249 |
0 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter
| Total | Covered | Percent |
| Conditions | 51 | 0 | 0.00 |
| Logical | 51 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 120
EXPRESSION (fifo_wvalid_i && fifo_wready_o)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 125
EXPRESSION (sram_req_o && sram_gnt_i)
-----1---- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 150
EXPRESSION (sram_access && sram_write_o)
-----1----- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 151
EXPRESSION (sram_access && ((!sram_write_o)))
-----1----- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 162
EXPRESSION (clr_i ? 1'b0 : sram_incr_rd_ptr)
--1--
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 196
EXPRESSION (( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) ) || (fifo_rvalid_o && fifo_rready_i))
-------------------------------1------------------------------- ----------------2---------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 196
SUB-EXPRESSION ( ! ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full) )
----------------------------1----------------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 196
SUB-EXPRESSION ((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)
-------------------1------------------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 196
SUB-EXPRESSION (oup_buf_almost_full && oup_buf_wvalid)
---------1--------- -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 196
SUB-EXPRESSION (fifo_rvalid_o && fifo_rready_i)
------1------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 204
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 207
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 212
EXPRESSION (oup_buf_wready && ((!sram_read_in_prev_cyc_q)))
-------1------ --------------2-------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 220
EXPRESSION (((!sram_full)) && inp_buf_rvalid)
-------1------ -------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 223
EXPRESSION (((!sram_full)) && sram_gnt_i)
-------1------ -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 236
EXPRESSION (inp_buf_wready && ( ! (sram_full && oup_buf_full) ))
-------1------ ----------------2----------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 236
SUB-EXPRESSION ( ! (sram_full && oup_buf_full) )
-------------1-------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 236
SUB-EXPRESSION (sram_full && oup_buf_full)
----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
0 |
0.00 |
| TERNARY |
162 |
2 |
0 |
0.00 |
| IF |
164 |
2 |
0 |
0.00 |
| IF |
183 |
2 |
0 |
0.00 |
| IF |
191 |
4 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv' or '../src/lowrisc_ip_i2c_0.1/rtl/i2c_fifo_sync_sram_adapter.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 162 (clr_i) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 164 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 183 if (sram_read_in_prev_cyc_q)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 191 if ((!sram_empty))
-2-: 196 if (((!((oup_buf_almost_full && oup_buf_wvalid) || oup_buf_full)) || (fifo_rvalid_o && fifo_rready_i)))
-3-: 212 if ((oup_buf_wready && (!sram_read_in_prev_cyc_q)))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
1 |
- |
Not Covered |
|
| 1 |
0 |
- |
Not Covered |
|
| 0 |
- |
1 |
Not Covered |
|
| 0 |
- |
0 |
Not Covered |
|