ASSERT | PROPERTIES | SEQUENCES | |
Total | 431 | 0 | 10 |
Category 0 | 431 | 0 | 10 |
ASSERT | PROPERTIES | SEQUENCES | |
Total | 431 | 0 | 10 |
Severity 0 | 431 | 0 | 10 |
NUMBER | PERCENT | |
Total Number | 431 | 100.00 |
Uncovered | 0 | 0.00 |
Success | 429 | 99.54 |
Failure | 0 | 0.00 |
Incomplete | 2 | 0.46 |
Without Attempts | 0 | 0.00 |
Excluded | 2 | 0.46 |
NUMBER | PERCENT | |
Total Number | 10 | 100.00 |
Uncovered | 6 | 60.00 |
All Matches | 4 | 40.00 |
First Matches | 4 | 40.00 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.u_ctrl.SecCmCFILinear_A | 0 | 0 | 25582802 | 7087 | 0 | 4836 | |
tb.dut.u_lc_keymgr_en_sync.gen_flops.OutputDelay_A | 0 | 0 | 25582802 | 25406057 | 0 | 2658 |
ASSERTIONS | CATEGORY | SEVERITY | EXCLUSION | EXCLUDE ANNOTATION | SRC |
tb.dut.u_reseed_ctrl.u_edn_req.u_prim_packer_fifo.DataOStableWhenPending_A | 0 | 0 | Excluded | [UNR] rready_i is tied to 1 from prim_edn_req module. | |
tb.dut.u_reseed_ctrl.u_edn_req.u_prim_packer_fifo.ValidOPairedWithReadyI_A | 0 | 0 | Excluded | [UNR] rready_i is tied to 1 from prim_edn_req module. |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 27248543 | 0 | 0 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 27248543 | 0 | 0 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 27248543 | 0 | 0 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 27248543 | 0 | 0 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 27248543 | 0 | 0 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 27248543 | 0 | 0 | 0 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 27248543 | 7196 | 7196 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 27248543 | 7541 | 7541 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 27248543 | 83941 | 83941 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 27248543 | 1766273 | 1766273 | 1037 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 27248543 | 7196 | 7196 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 27248543 | 7541 | 7541 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 27248543 | 83941 | 83941 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 27248543 | 1766273 | 1766273 | 1037 |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |