| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 614 | 5 | 10 |
| Category 0 | 614 | 5 | 10 |
| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 614 | 5 | 10 |
| Severity 0 | 614 | 5 | 10 |
| NUMBER | PERCENT | |
| Total Number | 614 | 100.00 |
| Uncovered | 7 | 1.14 |
| Success | 607 | 98.86 |
| Failure | 0 | 0.00 |
| Incomplete | 4 | 0.65 |
| Without Attempts | 0 | 0.00 |
| NUMBER | PERCENT | |
| Total Number | 10 | 100.00 |
| Uncovered | 0 | 0.00 |
| All Matches | 10 | 100.00 |
| First Matches | 10 | 100.00 |
| NUMBER | PERCENT | |
| Total Number | 5 | 100.00 |
| Uncovered | 0 | 0.00 |
| Matches | 5 | 100.00 |
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
| tb.dut.u_kmac_core.ProcessLatchedCleared_A | 0 | 0 | 1339687526 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.rvalidHighReqFifoEmpty | 0 | 0 | 1339687526 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.rvalidHighWhenRspFifoFull | 0 | 0 | 1339687526 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.DataKnown_A | 0 | 0 | 1339687526 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 1339687526 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.DataKnown_A | 0 | 0 | 1339687526 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 1339687526 | 0 | 0 | 0 |
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
| tb.dut.u_msgfifo.u_packer.DataIStable_M | 0 | 0 | 1339687526 | 513438 | 0 | 917 | |
| tb.dut.u_msgfifo.u_packer.DataOStableWhenPending_A | 0 | 0 | 1339687526 | 727868 | 0 | 917 | |
| tb.dut.u_msgfifo.u_packer.FlushFollowedByDone_A | 0 | 0 | 1339687526 | 175705 | 0 | 917 | |
| tb.dut.u_prim_lc_sync.gen_flops.OutputDelay_A | 0 | 0 | 1339687526 | 1339493718 | 0 | 2751 |
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 1341225448 | 560246 | 560246 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 1341225448 | 95 | 95 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 1341225448 | 95 | 95 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 1341225448 | 87 | 87 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 1341225448 | 42 | 42 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 1341225448 | 58 | 58 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 1341225448 | 53 | 53 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 1341225448 | 12007 | 12007 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 1341225448 | 7303038 | 7303038 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 1341225448 | 140901250 | 140901250 | 1111 |
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 1341225448 | 560246 | 560246 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 1341225448 | 95 | 95 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 1341225448 | 95 | 95 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 1341225448 | 87 | 87 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 1341225448 | 42 | 42 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 1341225448 | 58 | 58 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 1341225448 | 53 | 53 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 1341225448 | 12007 | 12007 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 1341225448 | 7303038 | 7303038 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 1341225448 | 140901250 | 140901250 | 1111 |
| COVER PROPERTIES | CATEGORY | SEVERITY | ATTEMPTS | MATCHES | INCOMPLETE | SRC |
| tb.dut.u_app_intf.AppIntfUseDifferentSizeKey_C | 0 | 0 | 1339687526 | 2788 | 0 | |
| tb.dut.u_sha3.u_pad.StComplete_C | 0 | 0 | 1339687526 | 17075762 | 0 | |
| tb.dut.u_sha3.u_pad.StMessageFeed_C | 0 | 0 | 1339687526 | 906159242 | 0 | |
| tb.dut.u_sha3.u_pad.StPadSendMsg_C | 0 | 0 | 1339687526 | 1745108 | 0 | |
| tb.dut.u_sha3.u_pad.StPad_C | 0 | 0 | 1339687526 | 168698 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |