Line Coverage for Module :
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 0 | 0.00 |
| ALWAYS | 69 | 4 | 0 | 0.00 |
| CONT_ASSIGN | 81 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 82 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 100 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 101 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 0 | 0.00 |
| CONT_ASSIGN | 116 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 138 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
0 |
1 |
| 70 |
0 |
1 |
| 71 |
0 |
1 |
| 72 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 81 |
0 |
1 |
| 82 |
0 |
1 |
| 100 |
0 |
1 |
| 101 |
0 |
1 |
| 108 |
0 |
1 |
| 111 |
0 |
1 |
| 112 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 116 |
0 |
1 |
| 133 |
0 |
1 |
| 134 |
0 |
1 |
| 138 |
0 |
1 |
Line Coverage for Module :
prim_fifo_sync ( parameter Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 0 | 0.00 |
| ALWAYS | 69 | 4 | 0 | 0.00 |
| CONT_ASSIGN | 81 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 82 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 100 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 101 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 0 | 0.00 |
| CONT_ASSIGN | 116 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 138 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
0 |
1 |
| 70 |
0 |
1 |
| 71 |
0 |
1 |
| 72 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 81 |
0 |
1 |
| 82 |
0 |
1 |
| 100 |
0 |
1 |
| 101 |
0 |
1 |
| 108 |
0 |
1 |
| 111 |
0 |
1 |
| 112 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 116 |
0 |
1 |
| 133 |
0 |
1 |
| 134 |
0 |
1 |
| 138 |
0 |
1 |
Line Coverage for Module :
prim_fifo_sync ( parameter Width=40,Pass=1,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 0 | 0.00 |
| ALWAYS | 69 | 4 | 0 | 0.00 |
| CONT_ASSIGN | 81 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 82 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 100 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 101 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 0 | 0.00 |
| CONT_ASSIGN | 116 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 130 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 131 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 138 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
0 |
1 |
| 70 |
0 |
1 |
| 71 |
0 |
1 |
| 72 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 81 |
0 |
1 |
| 82 |
0 |
1 |
| 100 |
0 |
1 |
| 101 |
0 |
1 |
| 108 |
0 |
1 |
| 111 |
0 |
1 |
| 112 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 116 |
0 |
1 |
| 130 |
0 |
1 |
| 131 |
0 |
1 |
| 138 |
0 |
1 |
Line Coverage for Module :
prim_fifo_sync ( parameter Width=72,Pass=1,Depth=10,OutputZeroIfEmpty=1,Secure=1,DepthW=4,gen_normal_fifo.PtrW=4 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 0 | 0.00 |
| ALWAYS | 69 | 4 | 0 | 0.00 |
| CONT_ASSIGN | 81 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 82 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 100 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 101 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 120 | 1 | 0 | 0.00 |
| ALWAYS | 123 | 2 | 0 | 0.00 |
| CONT_ASSIGN | 130 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 131 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 138 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
0 |
1 |
| 70 |
0 |
1 |
| 71 |
0 |
1 |
| 72 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 81 |
0 |
1 |
| 82 |
0 |
1 |
| 100 |
0 |
1 |
| 101 |
0 |
1 |
| 120 |
0 |
1 |
| 123 |
0 |
1 |
| 124 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
| 130 |
0 |
1 |
| 131 |
0 |
1 |
| 138 |
0 |
1 |
Line Coverage for Module :
prim_fifo_sync ( parameter Width=109,Pass=1,Depth=0,OutputZeroIfEmpty=1,Secure=0,DepthW=1 + Width=65,Pass=1,Depth=0,OutputZeroIfEmpty=1,Secure=0,DepthW=1 + Width=108,Pass=1,Depth=0,OutputZeroIfEmpty=1,Secure=0,DepthW=1 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Cond Coverage for Module :
prim_fifo_sync ( parameter Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 16 | 0 | 0.00 |
| Logical | 16 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
Cond Coverage for Module :
prim_fifo_sync ( parameter Width=40,Pass=1,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 24 | 0 | 0.00 |
| Logical | 24 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
Cond Coverage for Module :
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 16 | 0 | 0.00 |
| Logical | 16 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
Cond Coverage for Module :
prim_fifo_sync ( parameter Width=72,Pass=1,Depth=10,OutputZeroIfEmpty=1,Secure=1,DepthW=4,gen_normal_fifo.PtrW=4 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 24 | 0 | 0.00 |
| Logical | 24 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
Branch Coverage for Module :
prim_fifo_sync ( parameter Width=40,Pass=1,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 + Width=72,Pass=1,Depth=10,OutputZeroIfEmpty=1,Secure=1,DepthW=4,gen_normal_fifo.PtrW=4 )
Branch Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
0 |
0.00 |
| TERNARY |
130 |
2 |
0 |
0.00 |
| TERNARY |
138 |
2 |
0 |
0.00 |
| IF |
69 |
3 |
0 |
0.00 |
| IF |
111 |
2 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Not Covered |
|
| 0 |
1 |
Not Covered |
|
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
Branch Coverage for Module :
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 + Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 )
Branch Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
0 |
0.00 |
| TERNARY |
138 |
2 |
0 |
0.00 |
| IF |
69 |
3 |
0 |
0.00 |
| IF |
111 |
2 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Not Covered |
|
| 0 |
1 |
Not Covered |
|
| 0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Not Covered |
|
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10638664 |
1324907 |
0 |
0 |
| T1 |
43052 |
2623 |
0 |
0 |
| T2 |
23280 |
4120 |
0 |
0 |
| T3 |
8840 |
44 |
0 |
0 |
| T4 |
192536 |
17701 |
0 |
0 |
| T5 |
71040 |
2596 |
0 |
0 |
| T9 |
11816 |
76 |
0 |
0 |
| T12 |
41192 |
1358 |
0 |
0 |
| T13 |
93864 |
9829 |
0 |
0 |
| T14 |
11840 |
347 |
0 |
0 |
| T15 |
78824 |
2823 |
0 |
0 |
| T16 |
0 |
841 |
0 |
0 |
| T17 |
0 |
518 |
0 |
0 |
| T18 |
0 |
1083 |
0 |
0 |
| T19 |
0 |
401 |
0 |
0 |
| T20 |
0 |
1428 |
0 |
0 |
| T21 |
0 |
242 |
0 |
0 |
| T22 |
0 |
5099 |
0 |
0 |
| T23 |
0 |
15 |
0 |
0 |
| T24 |
0 |
442 |
0 |
0 |
| T25 |
0 |
1592 |
0 |
0 |
| T26 |
0 |
1565 |
0 |
0 |
| T27 |
37732 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10638664 |
10249664 |
0 |
0 |
| T1 |
86104 |
79752 |
0 |
0 |
| T2 |
23280 |
22720 |
0 |
0 |
| T3 |
8840 |
8184 |
0 |
0 |
| T4 |
192536 |
179952 |
0 |
0 |
| T5 |
71040 |
68144 |
0 |
0 |
| T9 |
11816 |
11192 |
0 |
0 |
| T12 |
41192 |
39560 |
0 |
0 |
| T13 |
93864 |
87632 |
0 |
0 |
| T14 |
11840 |
11232 |
0 |
0 |
| T15 |
78824 |
75280 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10638664 |
10249664 |
0 |
0 |
| T1 |
86104 |
79752 |
0 |
0 |
| T2 |
23280 |
22720 |
0 |
0 |
| T3 |
8840 |
8184 |
0 |
0 |
| T4 |
192536 |
179952 |
0 |
0 |
| T5 |
71040 |
68144 |
0 |
0 |
| T9 |
11816 |
11192 |
0 |
0 |
| T12 |
41192 |
39560 |
0 |
0 |
| T13 |
93864 |
87632 |
0 |
0 |
| T14 |
11840 |
11232 |
0 |
0 |
| T15 |
78824 |
75280 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10638664 |
10249664 |
0 |
0 |
| T1 |
86104 |
79752 |
0 |
0 |
| T2 |
23280 |
22720 |
0 |
0 |
| T3 |
8840 |
8184 |
0 |
0 |
| T4 |
192536 |
179952 |
0 |
0 |
| T5 |
71040 |
68144 |
0 |
0 |
| T9 |
11816 |
11192 |
0 |
0 |
| T12 |
41192 |
39560 |
0 |
0 |
| T13 |
93864 |
87632 |
0 |
0 |
| T14 |
11840 |
11232 |
0 |
0 |
| T15 |
78824 |
75280 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1720 |
1720 |
0 |
0 |
| T1 |
8 |
8 |
0 |
0 |
| T2 |
8 |
8 |
0 |
0 |
| T3 |
8 |
8 |
0 |
0 |
| T4 |
8 |
8 |
0 |
0 |
| T5 |
8 |
8 |
0 |
0 |
| T9 |
8 |
8 |
0 |
0 |
| T12 |
8 |
8 |
0 |
0 |
| T13 |
8 |
8 |
0 |
0 |
| T14 |
8 |
8 |
0 |
0 |
| T15 |
8 |
8 |
0 |
0 |