ASSERT | PROPERTIES | SEQUENCES | |
Total | 629 | 5 | 10 |
Category 0 | 629 | 5 | 10 |
ASSERT | PROPERTIES | SEQUENCES | |
Total | 629 | 5 | 10 |
Severity 0 | 629 | 5 | 10 |
NUMBER | PERCENT | |
Total Number | 629 | 100.00 |
Uncovered | 6 | 0.95 |
Success | 623 | 99.05 |
Failure | 0 | 0.00 |
Incomplete | 4 | 0.64 |
Without Attempts | 0 | 0.00 |
NUMBER | PERCENT | |
Total Number | 10 | 100.00 |
Uncovered | 0 | 0.00 |
All Matches | 10 | 100.00 |
First Matches | 10 | 100.00 |
NUMBER | PERCENT | |
Total Number | 5 | 100.00 |
Uncovered | 0 | 0.00 |
Matches | 5 | 100.00 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.u_tlul_adapter_msgfifo.rvalidHighReqFifoEmpty | 0 | 0 | 626401947 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.rvalidHighWhenRspFifoFull | 0 | 0 | 626401947 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.DataKnown_A | 0 | 0 | 626401947 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 626401947 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.DataKnown_A | 0 | 0 | 626401947 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 626401947 | 0 | 0 | 0 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.u_msgfifo.u_packer.DataIStable_M | 0 | 0 | 626401947 | 481214 | 0 | 719 | |
tb.dut.u_msgfifo.u_packer.DataOStableWhenPending_A | 0 | 0 | 626401947 | 640228 | 0 | 719 | |
tb.dut.u_msgfifo.u_packer.FlushFollowedByDone_A | 0 | 0 | 626401947 | 56312 | 0 | 719 | |
tb.dut.u_prim_lc_sync.gen_flops.OutputDelay_A | 0 | 0 | 626401947 | 626233976 | 0 | 2157 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 627946000 | 765887 | 765887 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 627946000 | 39 | 39 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 627946000 | 39 | 39 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 627946000 | 37 | 37 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 627946000 | 16 | 16 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 627946000 | 20 | 20 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 627946000 | 9 | 9 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 627946000 | 11674 | 11674 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 627946000 | 6890068 | 6890068 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 627946000 | 49241074 | 49241074 | 908 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 627946000 | 765887 | 765887 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 627946000 | 39 | 39 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 627946000 | 39 | 39 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 627946000 | 37 | 37 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 627946000 | 16 | 16 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 627946000 | 20 | 20 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 627946000 | 9 | 9 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 627946000 | 11674 | 11674 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 627946000 | 6890068 | 6890068 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 627946000 | 49241074 | 49241074 | 908 |
COVER PROPERTIES | CATEGORY | SEVERITY | ATTEMPTS | MATCHES | INCOMPLETE | SRC |
tb.dut.u_app_intf.AppIntfUseDifferentSizeKey_C | 0 | 0 | 626401947 | 2856 | 0 | |
tb.dut.u_sha3.u_pad.StComplete_C | 0 | 0 | 626401947 | 5484308 | 0 | |
tb.dut.u_sha3.u_pad.StMessageFeed_C | 0 | 0 | 626401947 | 402668232 | 0 | |
tb.dut.u_sha3.u_pad.StPadSendMsg_C | 0 | 0 | 626401947 | 588102 | 0 | |
tb.dut.u_sha3.u_pad.StPad_C | 0 | 0 | 626401947 | 54128 | 0 |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |