Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 15 | 0 | 0.00 | 
| ALWAYS | 69 | 4 | 0 | 0.00 | 
| CONT_ASSIGN | 81 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 82 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 100 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 101 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 0 | 0.00 | 
| CONT_ASSIGN | 116 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 138 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 0 | 1 | 
| 70 | 0 | 1 | 
| 71 | 0 | 1 | 
| 72 | 0 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 81 | 0 | 1 | 
| 82 | 0 | 1 | 
| 100 | 0 | 1 | 
| 101 | 0 | 1 | 
| 108 | 0 | 1 | 
| 111 | 0 | 1 | 
| 112 | 0 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 116 | 0 | 1 | 
| 133 | 0 | 1 | 
| 134 | 0 | 1 | 
| 138 | 0 | 1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 16 | 0 | 0.00 | 
| Logical | 16 | 0 | 0.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Not Covered |  | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 0 | 0.00 | 
| TERNARY | 138 | 2 | 0 | 0.00 | 
| IF | 69 | 3 | 0 | 0.00 | 
| IF | 111 | 2 | 0 | 0.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Not Covered |  | 
| 0 | 1 | Not Covered |  | 
| 0 | 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 14 | 0 | 0.00 | 
| ALWAYS | 69 | 4 | 0 | 0.00 | 
| CONT_ASSIGN | 81 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 82 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 100 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 101 | 0 | 0 |  | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 0 | 0.00 | 
| CONT_ASSIGN | 116 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 138 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 0 | 1 | 
| 70 | 0 | 1 | 
| 71 | 0 | 1 | 
| 72 | 0 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 81 | 0 | 1 | 
| 82 | 0 | 1 | 
| 100 | 0 | 1 | 
| 101 |  | unreachable | 
| 108 | 0 | 1 | 
| 111 | 0 | 1 | 
| 112 | 0 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 116 | 0 | 1 | 
| 133 | 0 | 1 | 
| 134 | 0 | 1 | 
| 138 | 0 | 1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 13 | 0 | 0.00 | 
| Logical | 13 | 0 | 0.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Unreachable |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Not Covered |  | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 0 | 0.00 | 
| TERNARY | 138 | 2 | 0 | 0.00 | 
| IF | 69 | 3 | 0 | 0.00 | 
| IF | 111 | 2 | 0 | 0.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Not Covered |  | 
| 0 | 1 | Not Covered |  | 
| 0 | 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 13 | 0 | 0.00 | 
| ALWAYS | 69 | 4 | 0 | 0.00 | 
| CONT_ASSIGN | 81 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 82 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 100 | 0 | 0 |  | 
| CONT_ASSIGN | 101 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 116 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 130 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 131 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 138 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 0 | 1 | 
| 70 | 0 | 1 | 
| 71 | 0 | 1 | 
| 72 | 0 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 81 | 0 | 1 | 
| 82 | 0 | 1 | 
| 100 |  | unreachable | 
| 101 | 0 | 1 | 
| 108 | 0 | 1 | 
| 111 | 0 | 1 | 
| 112 |  | unreachable | 
|  |  |  | ==>  MISSING_ELSE | 
| 116 | 0 | 1 | 
| 130 | 0 | 1 | 
| 131 | 0 | 1 | 
| 138 | 0 | 1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 17 | 0 | 0.00 | 
| Logical | 17 | 0 | 0.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Unreachable |  | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Unreachable |  | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Not Covered |  | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 0 | 0.00 | 
| TERNARY | 130 | 1 | 0 | 0.00 | 
| TERNARY | 138 | 2 | 0 | 0.00 | 
| IF | 69 | 3 | 0 | 0.00 | 
| IF | 111 | 1 | 0 | 0.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Unreachable |  | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Not Covered |  | 
| 0 | 1 | Not Covered |  | 
| 0 | 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Unreachable |  | 
| 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 14 | 0 | 0.00 | 
| ALWAYS | 69 | 4 | 0 | 0.00 | 
| CONT_ASSIGN | 81 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 82 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 100 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 101 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 120 | 1 | 0 | 0.00 | 
| ALWAYS | 123 | 2 | 0 | 0.00 | 
| CONT_ASSIGN | 130 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 131 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 138 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 0 | 1 | 
| 70 | 0 | 1 | 
| 71 | 0 | 1 | 
| 72 | 0 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 81 | 0 | 1 | 
| 82 | 0 | 1 | 
| 100 | 0 | 1 | 
| 101 | 0 | 1 | 
| 120 | 0 | 1 | 
| 123 | 0 | 1 | 
| 124 | 0 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 130 | 0 | 1 | 
| 131 | 0 | 1 | 
| 138 | 0 | 1 | 
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 24 | 0 | 0.00 | 
| Logical | 24 | 0 | 0.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Not Covered |  | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Not Covered |  | 
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 9 | 0 | 0.00 | 
| TERNARY | 130 | 2 | 0 | 0.00 | 
| TERNARY | 138 | 2 | 0 | 0.00 | 
| IF | 69 | 3 | 0 | 0.00 | 
| IF | 111 | 2 | 0 | 0.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Not Covered |  | 
| 0 | 1 | Not Covered |  | 
| 0 | 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 15 | 0 | 0.00 | 
| ALWAYS | 69 | 4 | 0 | 0.00 | 
| CONT_ASSIGN | 81 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 82 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 100 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 101 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 0 | 0.00 | 
| CONT_ASSIGN | 116 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 138 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 0 | 1 | 
| 70 | 0 | 1 | 
| 71 | 0 | 1 | 
| 72 | 0 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 81 | 0 | 1 | 
| 82 | 0 | 1 | 
| 100 | 0 | 1 | 
| 101 | 0 | 1 | 
| 108 | 0 | 1 | 
| 111 | 0 | 1 | 
| 112 | 0 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 116 | 0 | 1 | 
| 133 | 0 | 1 | 
| 134 | 0 | 1 | 
| 138 | 0 | 1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 16 | 0 | 0.00 | 
| Logical | 16 | 0 | 0.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Not Covered |  | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 0 | 0.00 | 
| TERNARY | 138 | 2 | 0 | 0.00 | 
| IF | 69 | 3 | 0 | 0.00 | 
| IF | 111 | 2 | 0 | 0.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Not Covered |  | 
| 0 | 1 | Not Covered |  | 
| 0 | 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 15 | 0 | 0.00 | 
| ALWAYS | 69 | 4 | 0 | 0.00 | 
| CONT_ASSIGN | 81 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 82 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 100 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 101 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 0 | 0.00 | 
| CONT_ASSIGN | 116 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 138 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 0 | 1 | 
| 70 | 0 | 1 | 
| 71 | 0 | 1 | 
| 72 | 0 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 81 | 0 | 1 | 
| 82 | 0 | 1 | 
| 100 | 0 | 1 | 
| 101 | 0 | 1 | 
| 108 | 0 | 1 | 
| 111 | 0 | 1 | 
| 112 | 0 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 116 | 0 | 1 | 
| 133 | 0 | 1 | 
| 134 | 0 | 1 | 
| 138 | 0 | 1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 16 | 0 | 0.00 | 
| Logical | 16 | 0 | 0.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Not Covered |  | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 0 | 0.00 | 
| TERNARY | 138 | 2 | 0 | 0.00 | 
| IF | 69 | 3 | 0 | 0.00 | 
| IF | 111 | 2 | 0 | 0.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Not Covered |  | 
| 0 | 1 | Not Covered |  | 
| 0 | 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 15 | 0 | 0.00 | 
| ALWAYS | 69 | 4 | 0 | 0.00 | 
| CONT_ASSIGN | 81 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 82 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 100 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 101 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 0 | 0.00 | 
| CONT_ASSIGN | 116 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 130 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 131 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 138 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 0 | 1 | 
| 70 | 0 | 1 | 
| 71 | 0 | 1 | 
| 72 | 0 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 81 | 0 | 1 | 
| 82 | 0 | 1 | 
| 100 | 0 | 1 | 
| 101 | 0 | 1 | 
| 108 | 0 | 1 | 
| 111 | 0 | 1 | 
| 112 | 0 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 116 | 0 | 1 | 
| 130 | 0 | 1 | 
| 131 | 0 | 1 | 
| 138 | 0 | 1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 24 | 0 | 0.00 | 
| Logical | 24 | 0 | 0.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Not Covered |  | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Not Covered |  | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 9 | 0 | 0.00 | 
| TERNARY | 130 | 2 | 0 | 0.00 | 
| TERNARY | 138 | 2 | 0 | 0.00 | 
| IF | 69 | 3 | 0 | 0.00 | 
| IF | 111 | 2 | 0 | 0.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Not Covered |  | 
| 0 | 1 | Not Covered |  | 
| 0 | 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 324024 | 0 | 0 | 
| T1 | 1592 | 483 | 0 | 0 | 
| T2 | 1090 | 40 | 0 | 0 | 
| T3 | 38480 | 6818 | 0 | 0 | 
| T4 | 7073 | 1498 | 0 | 0 | 
| T5 | 2886 | 1666 | 0 | 0 | 
| T6 | 8864 | 1347 | 0 | 0 | 
| T7 | 12894 | 2686 | 0 | 0 | 
| T8 | 1455 | 225 | 0 | 0 | 
| T10 | 1361 | 22 | 0 | 0 | 
| T11 | 1384 | 20 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 413122 | 0 | 0 | 
| T1 | 1592 | 253 | 0 | 0 | 
| T2 | 1090 | 40 | 0 | 0 | 
| T3 | 38480 | 12899 | 0 | 0 | 
| T4 | 7073 | 2964 | 0 | 0 | 
| T5 | 2886 | 838 | 0 | 0 | 
| T6 | 8864 | 1237 | 0 | 0 | 
| T7 | 12894 | 1703 | 0 | 0 | 
| T8 | 1455 | 114 | 0 | 0 | 
| T10 | 1361 | 22 | 0 | 0 | 
| T11 | 1384 | 20 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 15878 | 0 | 0 | 
| T4 | 7073 | 0 | 0 | 0 | 
| T5 | 2886 | 19 | 0 | 0 | 
| T7 | 12894 | 1628 | 0 | 0 | 
| T8 | 1455 | 0 | 0 | 0 | 
| T9 | 2577 | 0 | 0 | 0 | 
| T11 | 1384 | 0 | 0 | 0 | 
| T12 | 5217 | 4 | 0 | 0 | 
| T13 | 2696 | 771 | 0 | 0 | 
| T14 | 0 | 297 | 0 | 0 | 
| T15 | 0 | 20 | 0 | 0 | 
| T16 | 0 | 701 | 0 | 0 | 
| T18 | 0 | 6 | 0 | 0 | 
| T19 | 0 | 372 | 0 | 0 | 
| T20 | 0 | 42 | 0 | 0 | 
| T21 | 1327 | 0 | 0 | 0 | 
| T22 | 1566 | 0 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 12638 | 0 | 0 | 
| T4 | 7073 | 0 | 0 | 0 | 
| T5 | 2886 | 9 | 0 | 0 | 
| T7 | 12894 | 770 | 0 | 0 | 
| T8 | 1455 | 0 | 0 | 0 | 
| T9 | 2577 | 0 | 0 | 0 | 
| T11 | 1384 | 0 | 0 | 0 | 
| T12 | 5217 | 5 | 0 | 0 | 
| T13 | 2696 | 361 | 0 | 0 | 
| T14 | 0 | 139 | 0 | 0 | 
| T15 | 0 | 10 | 0 | 0 | 
| T16 | 0 | 1484 | 0 | 0 | 
| T18 | 0 | 7 | 0 | 0 | 
| T19 | 0 | 181 | 0 | 0 | 
| T20 | 0 | 20 | 0 | 0 | 
| T21 | 1327 | 0 | 0 | 0 | 
| T22 | 1566 | 0 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 23239 | 0 | 0 | 
| T4 | 7073 | 0 | 0 | 0 | 
| T5 | 2886 | 877 | 0 | 0 | 
| T7 | 12894 | 455 | 0 | 0 | 
| T8 | 1455 | 0 | 0 | 0 | 
| T9 | 2577 | 0 | 0 | 0 | 
| T11 | 1384 | 0 | 0 | 0 | 
| T12 | 5217 | 591 | 0 | 0 | 
| T13 | 2696 | 327 | 0 | 0 | 
| T14 | 0 | 283 | 0 | 0 | 
| T15 | 0 | 720 | 0 | 0 | 
| T16 | 0 | 875 | 0 | 0 | 
| T17 | 0 | 286 | 0 | 0 | 
| T18 | 0 | 733 | 0 | 0 | 
| T19 | 0 | 95 | 0 | 0 | 
| T21 | 1327 | 0 | 0 | 0 | 
| T22 | 1566 | 0 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 26954 | 0 | 0 | 
| T4 | 7073 | 0 | 0 | 0 | 
| T5 | 2886 | 462 | 0 | 0 | 
| T7 | 12894 | 448 | 0 | 0 | 
| T8 | 1455 | 0 | 0 | 0 | 
| T9 | 2577 | 0 | 0 | 0 | 
| T11 | 1384 | 0 | 0 | 0 | 
| T12 | 5217 | 1307 | 0 | 0 | 
| T13 | 2696 | 255 | 0 | 0 | 
| T14 | 0 | 277 | 0 | 0 | 
| T15 | 0 | 383 | 0 | 0 | 
| T16 | 0 | 2702 | 0 | 0 | 
| T17 | 0 | 264 | 0 | 0 | 
| T18 | 0 | 1526 | 0 | 0 | 
| T19 | 0 | 84 | 0 | 0 | 
| T21 | 1327 | 0 | 0 | 0 | 
| T22 | 1566 | 0 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1418747 | 1367551 | 0 | 0 | 
| T1 | 1592 | 1507 | 0 | 0 | 
| T2 | 1090 | 1024 | 0 | 0 | 
| T3 | 38480 | 36773 | 0 | 0 | 
| T4 | 7073 | 6690 | 0 | 0 | 
| T5 | 2886 | 2797 | 0 | 0 | 
| T6 | 8864 | 8794 | 0 | 0 | 
| T7 | 12894 | 12804 | 0 | 0 | 
| T8 | 1455 | 1338 | 0 | 0 | 
| T10 | 1361 | 1279 | 0 | 0 | 
| T11 | 1384 | 1317 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 215 | 215 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T6 | 1 | 1 | 0 | 0 | 
| T7 | 1 | 1 | 0 | 0 | 
| T8 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 |