| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | 100.00 | u_state_regs |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | 100.00 | u_fsm_state_regs |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | 100.00 | u_state_regs |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | 100.00 | u_cnt_regs |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_flops.u_prim_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_flops.u_prim_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_flops.u_prim_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_flops.u_prim_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_flops.u_prim_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_flops.u_prim_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_flops.u_prim_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_flops.u_prim_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_flops.u_prim_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_flops.u_prim_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_flops.u_prim_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_flops.u_prim_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 96.69 | 98.41 | 91.67 | 100.00 | u_lc_ctrl_signal_decode |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_flops.u_prim_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_flops.u_prim_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_flops.u_prim_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| gen_generic.u_impl_generic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| gen_generic.u_impl_generic | 100.00 | 100.00 | 100.00 |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| d_i | Yes | Yes | T5,T6,T11 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T11 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| d_i | Yes | Yes | T5,T6,T11 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T11 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T5,T6,T11 | Yes | T5,T6,T7 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T5,T6,T11 | Yes | T5,T6,T7 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T5,T6,T11 | Yes | T5,T6,T7 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T5,T6,T11 | Yes | T5,T6,T7 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |