Group : dv_base_reg_pkg::mubi_cov#(8,32'h00000096,32'h00000069)::mubi_cg
dashboard | hierarchy | modlist | groups | tests | asserts

Group : dv_base_reg_pkg::mubi_cov#(8,32'h00000096,32'h00000069)::mubi_cg
SCOREINSTANCESWEIGHTGOALAT LEASTPER INSTANCEAUTO BIN MAXPRINT MISSING
60.00 60.00 1 100 1 1 64 64


Source File(s) :
/workspaces/repo/scratch/os_regression/lc_ctrl_volatile_unlock_enabled-sim-vcs/default/sim-vcs/../src/lowrisc_dv_dv_base_reg_0/dv_base_mubi_cov.sv

1 Instances:
NAMESCOREWEIGHTGOALAT LEASTAUTO BIN MAXPRINT MISSING
mubi8_cov_of_mubi8_cov_of_lc_ctrl_reg_block.claim_transition_if.mutex 60.00 1 100 1 64 64




Group Instance : mubi8_cov_of_mubi8_cov_of_lc_ctrl_reg_block.claim_transition_if.mutex
SCOREWEIGHTGOALAT LEASTAUTO BIN MAXPRINT MISSING
60.00 1 100 1 64 64




Summary for Group Instance mubi8_cov_of_mubi8_cov_of_lc_ctrl_reg_block.claim_transition_if.mutex

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Variables 10 4 6 60.00


Variables for Group Instance mubi8_cov_of_mubi8_cov_of_lc_ctrl_reg_block.claim_transition_if.mutex
VARIABLEEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTAUTO BIN MAXCOMMENT
cp_value 10 4 6 60.00 100 1 1 0


Summary for Variable cp_value

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 10 4 6 60.00


User Defined Bins for cp_value

Uncovered bins
NAME   COUNT   AT LEAST   NUMBER   STATUS   
others[2] 0 1 1
others[5] 0 1 1
others[7] 0 1 1
false 0 1 1


Covered bins
NAME   COUNT   AT LEAST   STATUS   TEST   COUNT   TEST   COUNT   TEST   COUNT   
others[0] 2429 1 T7 28 T8 206 T9 54
others[1] 3 1 T2 1 T235 1 T236 1
others[3] 1 1 T237 1 - - - -
others[4] 1 1 T238 1 - - - -
others[6] 1 1 T239 1 - - - -
true 42056 1 T1 2 T3 12 T4 3