Go
back
LINE 58
EXPRESSION (reg_we && ((!addrmiss)))
---1-- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T6,T7 |
LINE 70
EXPRESSION (intg_err || reg_we_err)
----1--- -----2----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T91,T87,T73 |
1 | 0 | Excluded | |
VC_COV_UNR |
LINE 77
EXPRESSION (err_q | intg_err | reg_we_err)
--1-- ----2--- -----3----
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 0 | 0 | Covered | T1,T2,T3 |
0 | 0 | 1 | Covered | T91,T87,T73 |
0 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 0 | 0 | Covered | T91,T87,T73 |
LINE 119
EXPRESSION (addrmiss | wr_err | intg_err)
----1--- ---2-- ----3---
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 0 | 0 | Covered | T1,T2,T3 |
0 | 0 | 1 | Excluded | |
VC_COV_UNR |
0 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 0 | 0 | Not Covered | |
LINE 499
EXPRESSION (claim_transition_if_we & claim_transition_if_regwen_qs)
-----------1---------- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T130,T156,T157 |
1 | 1 | Covered | T4,T6,T7 |
LINE 538
EXPRESSION (transition_cmd_we & transition_regwen_qs)
--------1-------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T11,T158,T92 |
1 | 1 | Covered | T4,T11,T14 |
LINE 561
EXPRESSION (transition_ctrl_we & transition_regwen_qs)
---------1-------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T7,T9,T45 |
1 | 1 | Covered | T6,T7,T8 |
LINE 602
EXPRESSION (transition_token_0_we & transition_regwen_qs)
----------1---------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T7,T11,T9 |
1 | 1 | Covered | T4,T6,T7 |
LINE 626
EXPRESSION (transition_token_1_we & transition_regwen_qs)
----------1---------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T7,T11,T9 |
1 | 1 | Covered | T4,T6,T7 |
LINE 650
EXPRESSION (transition_token_2_we & transition_regwen_qs)
----------1---------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T7,T11,T9 |
1 | 1 | Covered | T4,T6,T7 |
LINE 674
EXPRESSION (transition_token_3_we & transition_regwen_qs)
----------1---------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T7,T11,T9 |
1 | 1 | Covered | T4,T6,T7 |
LINE 697
EXPRESSION (transition_target_we & transition_regwen_qs)
----------1--------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T7,T11,T9 |
1 | 1 | Covered | T4,T6,T7 |
LINE 720
EXPRESSION (otp_vendor_test_ctrl_we & transition_regwen_qs)
-----------1----------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T7,T11,T9 |
1 | 1 | Covered | T4,T6,T7 |
LINE 1141
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_ALERT_TEST_OFFSET)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T95,T96,T97 |
LINE 1142
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_STATUS_OFFSET)
--------------------------1-------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1143
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_CLAIM_TRANSITION_IF_REGWEN_OFFSET)
------------------------------------1-----------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T95,T96,T97 |
LINE 1144
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_CLAIM_TRANSITION_IF_OFFSET)
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 1145
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_TRANSITION_REGWEN_OFFSET)
-------------------------------1-------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T6,T7,T8 |
LINE 1146
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_TRANSITION_CMD_OFFSET)
------------------------------1-----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1147
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_TRANSITION_CTRL_OFFSET)
------------------------------1------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T6,T7,T8 |
LINE 1148
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_TRANSITION_TOKEN_0_OFFSET)
--------------------------------1-------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 1149
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_TRANSITION_TOKEN_1_OFFSET)
--------------------------------1-------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 1150
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_TRANSITION_TOKEN_2_OFFSET)
--------------------------------1-------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 1151
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_TRANSITION_TOKEN_3_OFFSET)
--------------------------------1-------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 1152
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_TRANSITION_TARGET_OFFSET)
-------------------------------1-------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 1153
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_OTP_VENDOR_TEST_CTRL_OFFSET)
---------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 1154
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_OTP_VENDOR_TEST_STATUS_OFFSET)
----------------------------------1---------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1155
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_LC_STATE_OFFSET)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1156
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_LC_TRANSITION_CNT_OFFSET)
-------------------------------1-------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1157
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_LC_ID_STATE_OFFSET)
----------------------------1----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T135,T130,T159 |
LINE 1158
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_HW_REVISION0_OFFSET)
-----------------------------1----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1159
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_HW_REVISION1_OFFSET)
-----------------------------1----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1160
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_DEVICE_ID_0_OFFSET)
----------------------------1----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1161
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_DEVICE_ID_1_OFFSET)
----------------------------1----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1162
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_DEVICE_ID_2_OFFSET)
----------------------------1----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1163
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_DEVICE_ID_3_OFFSET)
----------------------------1----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1164
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_DEVICE_ID_4_OFFSET)
----------------------------1----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1165
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_DEVICE_ID_5_OFFSET)
----------------------------1----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1166
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_DEVICE_ID_6_OFFSET)
----------------------------1----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1167
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_DEVICE_ID_7_OFFSET)
----------------------------1----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1168
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_MANUF_STATE_0_OFFSET)
-----------------------------1-----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1169
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_MANUF_STATE_1_OFFSET)
-----------------------------1-----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1170
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_MANUF_STATE_2_OFFSET)
-----------------------------1-----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1171
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_MANUF_STATE_3_OFFSET)
-----------------------------1-----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1172
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_MANUF_STATE_4_OFFSET)
-----------------------------1-----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1173
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_MANUF_STATE_5_OFFSET)
-----------------------------1-----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1174
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_MANUF_STATE_6_OFFSET)
-----------------------------1-----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1175
EXPRESSION (reg_addr == lc_ctrl_reg_pkg::LC_CTRL_MANUF_STATE_7_OFFSET)
-----------------------------1-----------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T11,T14 |
LINE 1178
EXPRESSION ((reg_re || reg_we) ? ((~|addr_hit)) : 1'b0)
---------1--------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T6,T7 |
LINE 1178
SUB-EXPRESSION (reg_re || reg_we)
---1-- ---2--
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T4,T6,T7 |
LINE 1182
EXPRESSION
Number Term
1 reg_we &
2 ((addr_hit[0] & ((|(4'b1 & (~reg_be))))) | (addr_hit[1] & ((|(4'b0011 & (~reg_be))))) | (addr_hit[2] & ((|(4'b1 & (~reg_be))))) | (addr_hit[3] & ((|(4'b1 & (~reg_be))))) | (addr_hit[4] & ((|(4'b1 & (~reg_be))))) | (addr_hit[5] & ((|(4'b1 & (~reg_be))))) | (addr_hit[6] & ((|(4'b1 & (~reg_be))))) | (addr_hit[7] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[8] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[9] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[10] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[11] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[12] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[13] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[14] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[15] & ((|(4'b1 & (~reg_be))))) | (addr_hit[16] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[17] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[18] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[19] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[20] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[21] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[22] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[23] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[24] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[25] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[26] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[27] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[28] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[29] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[30] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[31] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[32] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[33] & ((|(4'b1111 & (~reg_be))))) | (addr_hit[34] & ((|(4'b1111 & (~reg_be)))))))
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T6,T7 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION
Number Term
1 (addr_hit[0] & ((|(4'b1 & (~reg_be))))) |
2 (addr_hit[1] & ((|(4'b0011 & (~reg_be))))) |
3 (addr_hit[2] & ((|(4'b1 & (~reg_be))))) |
4 (addr_hit[3] & ((|(4'b1 & (~reg_be))))) |
5 (addr_hit[4] & ((|(4'b1 & (~reg_be))))) |
6 (addr_hit[5] & ((|(4'b1 & (~reg_be))))) |
7 (addr_hit[6] & ((|(4'b1 & (~reg_be))))) |
8 (addr_hit[7] & ((|(4'b1111 & (~reg_be))))) |
9 (addr_hit[8] & ((|(4'b1111 & (~reg_be))))) |
10 (addr_hit[9] & ((|(4'b1111 & (~reg_be))))) |
11 (addr_hit[10] & ((|(4'b1111 & (~reg_be))))) |
12 (addr_hit[11] & ((|(4'b1111 & (~reg_be))))) |
13 (addr_hit[12] & ((|(4'b1111 & (~reg_be))))) |
14 (addr_hit[13] & ((|(4'b1111 & (~reg_be))))) |
15 (addr_hit[14] & ((|(4'b1111 & (~reg_be))))) |
16 (addr_hit[15] & ((|(4'b1 & (~reg_be))))) |
17 (addr_hit[16] & ((|(4'b1111 & (~reg_be))))) |
18 (addr_hit[17] & ((|(4'b1111 & (~reg_be))))) |
19 (addr_hit[18] & ((|(4'b1111 & (~reg_be))))) |
20 (addr_hit[19] & ((|(4'b1111 & (~reg_be))))) |
21 (addr_hit[20] & ((|(4'b1111 & (~reg_be))))) |
22 (addr_hit[21] & ((|(4'b1111 & (~reg_be))))) |
23 (addr_hit[22] & ((|(4'b1111 & (~reg_be))))) |
24 (addr_hit[23] & ((|(4'b1111 & (~reg_be))))) |
25 (addr_hit[24] & ((|(4'b1111 & (~reg_be))))) |
26 (addr_hit[25] & ((|(4'b1111 & (~reg_be))))) |
27 (addr_hit[26] & ((|(4'b1111 & (~reg_be))))) |
28 (addr_hit[27] & ((|(4'b1111 & (~reg_be))))) |
29 (addr_hit[28] & ((|(4'b1111 & (~reg_be))))) |
30 (addr_hit[29] & ((|(4'b1111 & (~reg_be))))) |
31 (addr_hit[30] & ((|(4'b1111 & (~reg_be))))) |
32 (addr_hit[31] & ((|(4'b1111 & (~reg_be))))) |
33 (addr_hit[32] & ((|(4'b1111 & (~reg_be))))) |
34 (addr_hit[33] & ((|(4'b1111 & (~reg_be))))) |
35 (addr_hit[34] & ((|(4'b1111 & (~reg_be))))))
Sensitive Expression == 1 | Status | Tests | Exclude Annotation |
ALL ZEROS | Covered | T4,T6,T7 |
35 (addr_hit[34] & ((|(4'... | Excluded | |
VC_COV_UNR |
34 (addr_hit[33] & ((|(4'... | Excluded | |
VC_COV_UNR |
33 (addr_hit[32] & ((|(4'... | Excluded | |
VC_COV_UNR |
32 (addr_hit[31] & ((|(4'... | Excluded | |
VC_COV_UNR |
31 (addr_hit[30] & ((|(4'... | Excluded | |
VC_COV_UNR |
30 (addr_hit[29] & ((|(4'... | Excluded | |
VC_COV_UNR |
29 (addr_hit[28] & ((|(4'... | Excluded | |
VC_COV_UNR |
28 (addr_hit[27] & ((|(4'... | Excluded | |
VC_COV_UNR |
27 (addr_hit[26] & ((|(4'... | Excluded | |
VC_COV_UNR |
26 (addr_hit[25] & ((|(4'... | Excluded | |
VC_COV_UNR |
25 (addr_hit[24] & ((|(4'... | Excluded | |
VC_COV_UNR |
24 (addr_hit[23] & ((|(4'... | Excluded | |
VC_COV_UNR |
23 (addr_hit[22] & ((|(4'... | Excluded | |
VC_COV_UNR |
22 (addr_hit[21] & ((|(4'... | Excluded | |
VC_COV_UNR |
21 (addr_hit[20] & ((|(4'... | Excluded | |
VC_COV_UNR |
20 (addr_hit[19] & ((|(4'... | Excluded | |
VC_COV_UNR |
19 (addr_hit[18] & ((|(4'... | Excluded | |
VC_COV_UNR |
18 (addr_hit[17] & ((|(4'... | Excluded | |
VC_COV_UNR |
17 (addr_hit[16] & ((|(4'... | Excluded | |
VC_COV_UNR |
16 (addr_hit[15] & ((|(4'... | Excluded | |
VC_COV_UNR |
15 (addr_hit[14] & ((|(4'... | Excluded | |
VC_COV_UNR |
14 (addr_hit[13] & ((|(4'... | Excluded | |
VC_COV_UNR |
13 (addr_hit[12] & ((|(4'... | Excluded | |
VC_COV_UNR |
12 (addr_hit[11] & ((|(4'... | Excluded | |
VC_COV_UNR |
11 (addr_hit[10] & ((|(4'... | Excluded | |
VC_COV_UNR |
10 (addr_hit[9] & ((|(4'b... | Excluded | |
VC_COV_UNR |
9 (addr_hit[8] & ((|(4'b... | Excluded | |
VC_COV_UNR |
8 (addr_hit[7] & ((|(4'b... | Excluded | |
VC_COV_UNR |
7 (addr_hit[6] & ((|(4'b... | Excluded | |
VC_COV_UNR |
6 (addr_hit[5] & ((|(4'b... | Excluded | |
VC_COV_UNR |
5 (addr_hit[4] & ((|(4'b... | Excluded | |
VC_COV_UNR |
4 (addr_hit[3] & ((|(4'b... | Excluded | |
VC_COV_UNR |
3 (addr_hit[2] & ((|(4'b... | Excluded | |
VC_COV_UNR |
2 (addr_hit[1] & ((|(4'b... | Excluded | |
VC_COV_UNR |
1 (addr_hit[0] & ((|(4'b... | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[0] & ((|(4'b1 & (~reg_be)))))
-----1----- -----------2-----------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T95,T96,T97 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[1] & ((|(4'b0011 & (~reg_be)))))
-----1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[2] & ((|(4'b1 & (~reg_be)))))
-----1----- -----------2-----------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T95,T96,T97 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[3] & ((|(4'b1 & (~reg_be)))))
-----1----- -----------2-----------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T6,T7 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[4] & ((|(4'b1 & (~reg_be)))))
-----1----- -----------2-----------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[5] & ((|(4'b1 & (~reg_be)))))
-----1----- -----------2-----------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[6] & ((|(4'b1 & (~reg_be)))))
-----1----- -----------2-----------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[7] & ((|(4'b1111 & (~reg_be)))))
-----1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T6,T7 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[8] & ((|(4'b1111 & (~reg_be)))))
-----1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T6,T7 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[9] & ((|(4'b1111 & (~reg_be)))))
-----1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T6,T7 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[10] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T6,T7 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[11] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T6,T7 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[12] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T6,T7 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[13] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[14] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[15] & ((|(4'b1 & (~reg_be)))))
------1----- -----------2-----------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[16] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T135,T130,T159 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[17] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[18] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[19] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[20] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[21] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[22] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[23] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[24] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[25] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[26] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[27] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[28] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[29] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[30] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[31] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[32] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[33] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1182
SUB-EXPRESSION (addr_hit[34] & ((|(4'b1111 & (~reg_be)))))
------1----- -------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 1221
EXPRESSION (addr_hit[0] & reg_we & ((!reg_error)))
-----1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T95,T96,T97 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T135,T130,T160 |
LINE 1228
EXPRESSION (addr_hit[1] & reg_re & ((!reg_error)))
-----1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T11,T14 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T11,T14 |
LINE 1229
EXPRESSION (addr_hit[2] & reg_we & ((!reg_error)))
-----1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T95,T96,T97 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T135,T130,T159 |
LINE 1232
EXPRESSION (addr_hit[3] & reg_re & ((!reg_error)))
-----1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 1233
EXPRESSION (addr_hit[3] & reg_we & ((!reg_error)))
-----1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 1236
EXPRESSION (addr_hit[4] & reg_re & ((!reg_error)))
-----1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T6,T7,T8 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T6,T7,T8 |
LINE 1237
EXPRESSION (addr_hit[5] & reg_we & ((!reg_error)))
-----1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T11,T14 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T11,T14 |
LINE 1240
EXPRESSION (addr_hit[6] & reg_re & ((!reg_error)))
-----1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T6,T7,T8 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T6,T7,T8 |
LINE 1241
EXPRESSION (addr_hit[6] & reg_we & ((!reg_error)))
-----1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T6,T7,T8 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T6,T7,T8 |
LINE 1246
EXPRESSION (addr_hit[7] & reg_re & ((!reg_error)))
-----1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T6,T7,T8 |
LINE 1247
EXPRESSION (addr_hit[7] & reg_we & ((!reg_error)))
-----1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 1250
EXPRESSION (addr_hit[8] & reg_re & ((!reg_error)))
-----1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T6,T7,T8 |
LINE 1251
EXPRESSION (addr_hit[8] & reg_we & ((!reg_error)))
-----1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 1254
EXPRESSION (addr_hit[9] & reg_re & ((!reg_error)))
-----1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T6,T7,T8 |
LINE 1255
EXPRESSION (addr_hit[9] & reg_we & ((!reg_error)))
-----1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 1258
EXPRESSION (addr_hit[10] & reg_re & ((!reg_error)))
------1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T6,T7,T8 |
LINE 1259
EXPRESSION (addr_hit[10] & reg_we & ((!reg_error)))
------1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 1262
EXPRESSION (addr_hit[11] & reg_re & ((!reg_error)))
------1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T6,T7,T8 |
LINE 1263
EXPRESSION (addr_hit[11] & reg_we & ((!reg_error)))
------1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 1266
EXPRESSION (addr_hit[12] & reg_re & ((!reg_error)))
------1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T6,T7,T8 |
LINE 1267
EXPRESSION (addr_hit[12] & reg_we & ((!reg_error)))
------1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 1270
EXPRESSION (addr_hit[13] & reg_re & ((!reg_error)))
------1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T11,T14 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T11,T14 |
LINE 1271
EXPRESSION (addr_hit[14] & reg_re & ((!reg_error)))
------1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T11,T14 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T11,T14 |
LINE 1272
EXPRESSION (addr_hit[15] & reg_re & ((!reg_error)))
------1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T11,T14 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T11,T14 |
LINE 1273
EXPRESSION (addr_hit[16] & reg_re & ((!reg_error)))
------1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T135,T130,T159 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Not Covered | |
LINE 1274
EXPRESSION (addr_hit[17] & reg_re & ((!reg_error)))
------1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T11,T14 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T11,T14 |
LINE 1275
EXPRESSION (addr_hit[18] & reg_re & ((!reg_error)))
------1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T11,T14 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T11,T14 |
LINE 1276
EXPRESSION (addr_hit[19] & reg_re & ((!reg_error)))
------1----- ---2-- -------3------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T4,T6,T7 |
1 | 0 | 1 | Covered | T4,T11,T14 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T11,T14 |