Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1907808725 |
399409 |
0 |
0 |
T1 |
74746 |
540 |
0 |
0 |
T2 |
85442 |
636 |
0 |
0 |
T3 |
16626 |
0 |
0 |
0 |
T4 |
29296 |
304 |
0 |
0 |
T6 |
10723 |
0 |
0 |
0 |
T7 |
8457 |
0 |
0 |
0 |
T8 |
12849 |
76 |
0 |
0 |
T9 |
8680 |
0 |
0 |
0 |
T10 |
11811 |
0 |
0 |
0 |
T11 |
39774 |
0 |
0 |
0 |
T15 |
0 |
336 |
0 |
0 |
T35 |
0 |
2646 |
0 |
0 |
T57 |
0 |
632 |
0 |
0 |
T102 |
0 |
1653 |
0 |
0 |
T127 |
0 |
626 |
0 |
0 |
T130 |
0 |
76 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1907808725 |
399354 |
0 |
0 |
T1 |
74746 |
540 |
0 |
0 |
T2 |
85442 |
636 |
0 |
0 |
T3 |
16626 |
0 |
0 |
0 |
T4 |
29296 |
304 |
0 |
0 |
T6 |
10723 |
0 |
0 |
0 |
T7 |
8457 |
0 |
0 |
0 |
T8 |
12849 |
76 |
0 |
0 |
T9 |
8680 |
0 |
0 |
0 |
T10 |
11811 |
0 |
0 |
0 |
T11 |
39774 |
0 |
0 |
0 |
T15 |
0 |
336 |
0 |
0 |
T35 |
0 |
2645 |
0 |
0 |
T57 |
0 |
632 |
0 |
0 |
T102 |
0 |
1653 |
0 |
0 |
T127 |
0 |
626 |
0 |
0 |
T130 |
0 |
76 |
0 |
0 |